As semiconductor technology advances for higher processor performance, advances in packaging architectures may include coreless bumpless build-up Layer (BBUL-C) package architectures and other such assemblies. Current process flows for BBUL-C packages involve building of the substrate on a temporary core/carrier capped with copper foil, which is etched off after the package is separated from the core.
While the specification concludes with claims particularly pointing out and distinctly claiming certain embodiments of the present invention, the advantages of this invention can be more readily ascertained from the following description of the invention when read in conjunction with the accompanying drawings in which:
a-1g represent methods of forming structures according to an embodiment of the present invention.
a-2j represent methods of forming structures according to an embodiment of the present invention.
In the following detailed description, reference is made to the accompanying drawings that show, by way of illustration, specific embodiments in which the methods may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the embodiments. It is to be understood that the various embodiments, although different, are not necessarily mutually exclusive. For example, a particular feature, structure, or characteristic described herein, in connection with one embodiment, may be implemented within other embodiments without departing from the spirit and scope of the embodiments. In addition, it is to be understood that the location or arrangement of individual elements within each disclosed embodiment may be modified without departing from the spirit and scope of the embodiments. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of the embodiments is defined only by the appended claims, appropriately interpreted, along with the full range of equivalents to which the claims are entitled. In the drawings, like numerals refer to the same or similar functionality throughout the several views.
Methods and associated structures of forming and utilizing microelectronic packaging structures, such as fully embedded coreless BBUL package structures, are described. Those methods may include forming a die embedded in a coreless substrate, wherein a mold compound surrounds the die, and wherein the die comprises TSV connections on a first side and C4 pads on a second side of the die, wherein a dielectric material is disposed on a first side and on a second side of the mold compound, and wherein interconnect structures are coupled to the C4 pads and to the TSV pads through the dielectric material on both sides of the die. Methods of the embodiments enable the formation of dual sided, fully embedded packages using bumpless build-up layer (BBUL) technology.
Methods and associated structures of the embodiments further include forming a first die embedded in a coreless substrate, a first dielectric material adjacent the first die, and a second die embedded in the coreless substrate, wherein the second die is disposed above the first die and a second dielectric material is adjacent the second die. Interconnect structures further connect the first die to solder connections on an outer portion of the coreless substrate, wherein the coreless substrate does not comprise PoP (package on package) lands to couple the second die to the coreless package. The methods of the embodiments further enable the formation of a package structure wherein the overall package is made completely by the BBUL process rather than by a hybrid process involving a BBUL package process and a BGA/wire bond packaging process.
a-1g illustrate embodiments of methods of forming microelectronic structures, such as package structures, for example.
In an embodiment, a die 106 may be placed on the carrier material 100, which may in an embodiment comprise a temporary die carrier 100. The die 106 may comprise controlled collapse chip connections (C4) pads 104 and though silicon via (TSV) pads 105. In an embodiment, the C4 pads may be disposed on a first side 103 of the die 106, and the TSV pads may be disposed on a second side 101 of the die 106. The die 106 may be placed C4 side up, or in other embodiments may be placed TSV pad 105 side up on the die carrier 100. In an embodiment, the adhesive 102 can be dispensed either on the die 106 or on the carrier 100. In some cases, the 102 adhesive film and/or an attach process may be used to attach the die 106 to the temporary carrier 100.
In an embodiment, a mold compound 108 may be applied to surround/embed the die 106 (
Dielectric material 110, 110′ may be formed on the first surface 107 and on the second surface 109 of the mold compound 108 that surrounds the die 106 (
In an embodiment, vias 112 may be formed in the dielectric material 110 on the first surface 107 of the molding compound 108, to connect to the C4 pads 104 of the die 106, and vias 112′ may also be formed in the dielectric material 110′ on the second surface 109 of the molding compound 108 to connect to the TSV pads 105 of the die 106. The vias 112, 112′ may subsequently be filled with conductive material 113 (
Subsequent layers may then be formed using SAP build-up processing, for example, wherein further dielectric layers, such as dielectric layers 110″, 110′″, conductive vias 113″, 113′″ and interconnect structures 114″, 114′″ may be formed upon each other according to the particular design requirements, to form a coreless package structure 120 by utilizing the buildup process (
In an embodiment, the coreless package structure 120 may comprise a dual-sided package 120 on both sides of the die 106, which is embedded in mold compound 108.
In an embodiment solder resist 116, 116′ may be used to form openings 118, 118′ to connectively couple to the C4 and/or the TSV pads 104, 105 on the outermost layer of the package structure 120. In an embodiment, solder resist can be used to open up the pads on the outermost layer of the package structure 120. In an embodiment, solder balls 122 may be formed in the openings 118′ (and/or 118) to couple to the die 106. (
Thus, methods of fabricating dual sided fully embedded package structures using BBUL technology are enabled. The coreless package structure 120 may be utilized in stacked die/package applications. Embodiments provide stiffer package structures owing to the presence of the mold compound, and enable a fully embedded die solution, thus reducing the package Z-height. The embodiments further facilitate the integration of TSVs for stacked package applications, while improving warpage, while providing for simultaneous processing of a base package and stacked package(s). The embodiments enable packaging, assembly, and/or test solutions for graphics, wireless CPU's/processors, Chipsets Multi-Chip/3D package structures/systems, including CPU's in combination with other devices such as Memory (e.g., flash/DRAM/SRAM/etc) and boards such as motherboards, for example.
a-2j illustrate embodiments of methods of forming microelectronic structures, such as BBUL package structures, for example.
A first die 206, such as a first memory die 206 for example, may be mounted/attached on the first side 201 of the carrier 200 using the pre-attached DBF 202, for example. A second die, such as a second memory die 206′, may be attached on the second side 203 of the carrier 200 using the pre-attached DBF 202, for example. The first and second die 206, 206′ may comprise conductive structures 204, 204′, respectively which may comprise C4 interconnect structures 204, 204′, for example. A dielectric material 210 may be placed/laminated on the first side 201 of the carrier 200 (
Vias 212, 212′ may be formed through the dielectric material 210, 210′, by UV/CO2 laser, for example, to expose the conductive structures 204, 204′ on the die 206, 206′ respectively (
The vias 212, 212′ may subsequently be filled with conductive material 213, 213′ (
Interconnect structures 214′ may also be formed to connectively couple to the C4 pads 204′ of the second die 206′. In an embodiment, the interconnect structures 214 may be disposed on/over the dielectric material 210 and on/over the first die 206, and may be coupled to the C4 pads 204 by the conductive vias 213. The interconnect structures 214′ may be disposed on/over the dielectric material 210′ and on/over the second die 206′, and may be connected to the C4 pads 204′ by the conductive vias 213′.
Subsequent layers may then be formed using a SAP build-up processing, for example, wherein further dielectric material 210″, 210′″, conductive vias 213″, 213′″ and interconnect structures 214″, 214′″ may be formed upon each other according to the design requirements of the particular application, by utilizing a SAP buildup process (
In an embodiment, solder resist 216, 216′ can be used/patterned on/above the third and fourth die 216, 216′ to open up pads 215, 215′ (
In an embodiment, solder balls 222 may be formed on the pads 215 to couple to the die 206, 216 of the first package 220 (
In an embodiment, additional die, such as a fifth 221 and a sixth die 221′, for example, may be formed adjacent to the first die 206 in the first package 220 and the third die 206′ in the second package 220′ (not shown) respectively (
Thus, embodiments included herein comprise BBUL processes and structures wherein multiple dies are fully embedded within the BBUL package. In an embodiment, the top die, such as a top memory die, may be the first embedded die in the BBUL process of the embodiments herein. Benefits of the embodiments herein include overall cost of processing reduction of the final package, due to the removal of the PoP substrate and a CAM step (such as a memory die attach to PoP package, for example). The overall Z height of the final ‘pure’, non-PoP land comprising BBUL package may be reduced. PoP package solder joint reliability issues (which may be due to lack of anchoring of the copper PoP pad), may be eliminated. Furthermore, with the embedded stacked die, the BBUL package structures of the various embodiments herein reduce warpage, thus improving the yield during surface mount to a motherboard. The overall package of the various embodiments herein are made completely by the BBUL process alone, rather than by a hybrid process comprising a combination of BBUL package processing and BGA/wire bond package processing as in prior art processes/structures.
Prior art BBUL packages may in fact comprise a combination of a BBUL package and a PoP package, wherein the PoP package is surface mounted onto the BBUL. That is, only the lower package in the prior art is a BBUL process/package and the top PoP package is a non-BBUL package, the top die in the PoP portion not being fully embedded in the BBUL package. The embodiments herein eliminate the PoP package completely. The various embodiments enable packaging, assembly, and/or test solutions for CPU's/processors, chipsets multi-chip/3D packages including CPU in combination with other devices, memory (e.g., flash, DRAM/, RAM/etc.), boards (e.g., motherboards, etc.).
Although the foregoing description has specified certain steps and materials that may be used in the method of the present invention, those skilled in the art will appreciate that many modifications and substitutions may be made. Accordingly, it is intended that all such modifications, alterations, substitutions and additions be considered to fall within the spirit and scope of the invention as defined by the appended claims. In addition, it is appreciated that various microelectronic structures, such as package structures, are well known in the art. Therefore, the Figures provided herein illustrate only portions of an exemplary microelectronic device that pertains to the practice of the present invention. Thus the present invention is not limited to the structures described herein.
The present application is a Divisional of U.S. application Ser. No. 12/890,045 filed Sep. 24, 2010, entitled “METHODS OF FORMING FULLY EMBEDDED BUMPLESS BUILD-UP LAYER PACKAGES AND STRUCTURES FORMED THEREBY”.
Number | Name | Date | Kind |
---|---|---|---|
5353498 | Fillion et al. | Oct 1994 | A |
5366933 | Golwalkar et al. | Nov 1994 | A |
5497033 | Fillion et al. | Mar 1996 | A |
5527741 | Cole et al. | Jun 1996 | A |
5841193 | Eichelberger | Nov 1998 | A |
6154366 | Ma et al. | Nov 2000 | A |
6159767 | Eichelberger | Dec 2000 | A |
6239482 | Fillion et al. | May 2001 | B1 |
6242282 | Fillion et al. | Jun 2001 | B1 |
6271469 | Ma et al. | Aug 2001 | B1 |
6274937 | Ahn et al. | Aug 2001 | B1 |
6306680 | Fillion et al. | Oct 2001 | B1 |
6396148 | Eichelberger et al. | May 2002 | B1 |
6396153 | Fillion et al. | May 2002 | B2 |
6423570 | Ma et al. | Jul 2002 | B1 |
6426545 | Eichelberger et al. | Jul 2002 | B1 |
6489185 | Towle et al. | Dec 2002 | B1 |
6555906 | Towle et al. | Apr 2003 | B2 |
6555908 | Eichelberger et al. | Apr 2003 | B1 |
6580611 | Vandentop et al. | Jun 2003 | B1 |
6586276 | Towle et al. | Jul 2003 | B2 |
6586822 | Vu et al. | Jul 2003 | B1 |
6586836 | Ma et al. | Jul 2003 | B1 |
6617682 | Ma et al. | Sep 2003 | B1 |
6703400 | Johnson et al. | Mar 2004 | B2 |
6706553 | Towle et al. | Mar 2004 | B2 |
6709898 | Ma et al. | Mar 2004 | B1 |
6713859 | Ma | Mar 2004 | B1 |
6734534 | Vu et al. | May 2004 | B1 |
6794223 | Ma et al. | Sep 2004 | B2 |
6818544 | Eichelberger et al. | Nov 2004 | B2 |
6825063 | Vu et al. | Nov 2004 | B2 |
6841413 | Liu et al. | Jan 2005 | B2 |
6888240 | Towle et al. | May 2005 | B2 |
6894399 | Vu et al. | May 2005 | B2 |
6902950 | Ma et al. | Jun 2005 | B2 |
6964889 | Ma et al. | Nov 2005 | B2 |
7042077 | Walk et al. | May 2006 | B2 |
7067356 | Towle et al. | Jun 2006 | B2 |
7071024 | Towle et al. | Jul 2006 | B2 |
7078788 | Vu et al. | Jul 2006 | B2 |
7109055 | McDonald et al. | Sep 2006 | B2 |
7112467 | Eichelberger et al. | Sep 2006 | B2 |
7160755 | Lo et al. | Jan 2007 | B2 |
7183658 | Towle et al. | Feb 2007 | B2 |
7189596 | Ma et al. | Mar 2007 | B1 |
7205180 | Sirinorakul et al. | Apr 2007 | B1 |
7416918 | Ma | Aug 2008 | B2 |
7420273 | Liu et al. | Sep 2008 | B2 |
7425464 | Fay et al. | Sep 2008 | B2 |
7442581 | Lytle et al. | Oct 2008 | B2 |
7476563 | Mangrum et al. | Jan 2009 | B2 |
7588951 | Mangrum et al. | Sep 2009 | B2 |
7595226 | Lytle et al. | Sep 2009 | B2 |
7619901 | Eichelberger et al. | Nov 2009 | B2 |
7632715 | Hess et al. | Dec 2009 | B2 |
7648858 | Tang et al. | Jan 2010 | B2 |
7651889 | Tang et al. | Jan 2010 | B2 |
7659143 | Tang et al. | Feb 2010 | B2 |
7723164 | Lu et al. | May 2010 | B2 |
8264849 | Guzek | Sep 2012 | B2 |
8304913 | Nalla et al. | Nov 2012 | B2 |
8313958 | Swaminathan et al. | Nov 2012 | B2 |
8319318 | Nalla et al. | Nov 2012 | B2 |
8372666 | Crawford et al. | Feb 2013 | B2 |
8431438 | Nalla et al. | Apr 2013 | B2 |
20080054448 | Lu et al. | Mar 2008 | A1 |
20080192776 | Fleming et al. | Aug 2008 | A1 |
20080280394 | Murtuza et al. | Nov 2008 | A1 |
20080315377 | Eichelberger et al. | Dec 2008 | A1 |
20080315391 | Kohl et al. | Dec 2008 | A1 |
20090001568 | Mancera et al. | Jan 2009 | A1 |
20090007282 | Tomizuka et al. | Jan 2009 | A1 |
20090079063 | Chrysler et al. | Mar 2009 | A1 |
20090079064 | Tang et al. | Mar 2009 | A1 |
20090176348 | Griffiths | Jul 2009 | A1 |
20090212416 | Skeete | Aug 2009 | A1 |
20090294942 | Palmer et al. | Dec 2009 | A1 |
20100044855 | Eichelberger et al. | Feb 2010 | A1 |
20100047970 | Eichelberger et al. | Feb 2010 | A1 |
20100193928 | Zudock et al. | Aug 2010 | A1 |
20110101491 | Skeete et al. | May 2011 | A1 |
20110108999 | Nalla et al. | May 2011 | A1 |
20110156231 | Guzek | Jun 2011 | A1 |
20110215464 | Guzek et al. | Sep 2011 | A1 |
20110228464 | Guzek et al. | Sep 2011 | A1 |
20110241215 | Sankman et al. | Oct 2011 | A1 |
20110254124 | Nalla et al. | Oct 2011 | A1 |
20110316140 | Nalla et al. | Dec 2011 | A1 |
20120001339 | Malatkar | Jan 2012 | A1 |
20120074581 | Guzek et al. | Mar 2012 | A1 |
20120112336 | Guzek et al. | May 2012 | A1 |
20120139095 | Manusharow et al. | Jun 2012 | A1 |
20120139116 | Manusharow et al. | Jun 2012 | A1 |
Number | Date | Country |
---|---|---|
2012040735 | Mar 2012 | WO |
2012040735 | Jun 2012 | WO |
Entry |
---|
Ma et al., “Direct Build-Up Layer on an Encapsulated Die Package”, U.S. Appl. No. 09/640,961, filed Aug. 16, 2000, 70 pages. |
International Preliminary Report on Patentability received for PCT Patent Application No. PCT/US2011/053325, mailed on Apr. 4, 2013, 8 pages. |
International Search Report and Written Opinion Received for PCT Patent Application No. PCT/US2011/053325, Mailed on Apr. 20, 2012, 10 pages. |
Number | Date | Country | |
---|---|---|---|
20130023088 A1 | Jan 2013 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 12890045 | Sep 2010 | US |
Child | 13629931 | US |