Castrucci et al., “Terminal Metallurgy System for Semiconductor Devices”, May 1967, vol. 9, No. 12, p. 1805.* |
Patent Abstracts of Japan: vol. 011, No. 329 (E-552), Oct. 27, 1987 & JP-A-62 117346 (Fujitsu Ltd.), May 28, 1987, abstract. |
IBM Technical Disclosure Bulletin, Feb. 1974, US, vol. 16, No. 9, p. 2900, “Method for Modified Solder Reflow Chip Joining”. |
International Journal for Hybrid Microelectronics, vol. 13, No. 3, Sep. 1990, pp. 69-84, Yamakawa, K. et al., “Maskless Bumping by Electroless Plating for High Pin Count, Thin, and Low Cost Microcircuits”. |
U.S. Patent application No. 08/387,686 filed on Feb. 13, 1995, “Process for Selective Application of Solder to Circuit Packages”. |
Microelectronics Packaging Handbook, edited by R. R. Tummala and E. J. Rymaszewski, SR28-4413-00, p. 366-391. |
Dawson, et al., “Indium-Lead-Indium Chip Joining”, IBM Technical Disclosure Bulletin vol. 11, No. 11, p. 1528, Apr. 1969. |