Claims
- 1. A method of producing a semiconductor device, comprising the steps of:providing first and second semiconductor chips each having a main surface comprising a semiconductor element and a plurality of external terminals, and a lower surface opposing said main surface, wherein said first and second semiconductor chips are warped, providing a first lead frame comprising outer portions and inner portions extending from said outer portions, and a second lead frame comprising outer portions and inner portions extending from said outer portions, fixing the main surface of said first semiconductor chip to the inner portions of said first lead frame, electrically connecting the plurality of external terminals of said first semiconductor chip to the inner portions of said first lead frame, fixing the main surface of said second semiconductor chip to the inner portions of said second lead frame, and electrically connecting the plurality of external terminals of said second semiconductor chip to the inner portions of said second lead frame, disposing said first and second semiconductor chips, and the inner portions of said first lead frame and said second lead frame, within the interior of a mold cavity such that the lower surfaces of said first and second semiconductor chips are facing each other, and pressure injecting a resin comprising a mixture of fillers into said mold cavity so as to form a seal, wherein: a gap between the lower surface of said first semiconductor chip and the lower surface of said second semiconductor chip is maintained wider than a diameter of a largest particle of said fillers, and after resin injection into the cavity, applying a higher pressure than a pressure applied when pressure injecting the resin.
Priority Claims (2)
Number |
Date |
Country |
Kind |
10-151254 |
Jun 1998 |
JP |
|
11-53969 |
Mar 1999 |
JP |
|
Parent Case Info
This application is a continuation of application Ser. No. 09/322,915, filed Jun. 1, 1999, now U.S. Pat. No. 6,410,365.
US Referenced Citations (16)
Foreign Referenced Citations (2)
Number |
Date |
Country |
758281 |
Mar 1995 |
JP |
1084071 |
Mar 1998 |
JP |
Non-Patent Literature Citations (1)
Entry |
H. Nakanishi, et al., “Development of High Density Memory IC Package by Stacking IC Chips”, Proceedings of the 45th Electronic Components and Technology Conference, pp. 634-640, May 1995. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/322915 |
Jun 1999 |
US |
Child |
10/032578 |
|
US |