Claims
- 1. A semiconductor integrated circuit device comprising:
- a semiconductor substrate having a main surface;
- a first functional circuit block and a separate, second functional circuit block being disposed on said main surface of said substrate, respectively, each of said first and second functional circuit blocks including a plurality of transistors;
- a RAM type memory mat and a peripheral circuit thereof being provided on said main surface between said first and second functional circuit blocks, said RAM type memory mat including a plurality of memory cells, a plurality of first signal lines of a first level wiring layer and a plurality of second signal lines of a second level wiring layer, said second level wiring layer being arranged at a relatively higher level, of a multi-layer wiring arrangement, than said first level wiring layer with respect to the main surface of said semiconductor substrate, and said first and second signal lines being disposed in a coupling arrangement so that each memory cell is coupled to a first signal line and a second signal line; and
- a plurality of third signal lines of a third level wiring layer for interconnecting said first and second functional circuit blocks being disposed over said main surface, said third level wiring layer being arranged at a higher level wiring layer than said second level wiring layer with respect to the main surface of said semiconductor substrate;
- wherein said third signal lines and said second signal lines are disposed to intersect each other, with respect to a plan view, at substantially right angles over said RAM type memory mat, and wherein said third signal lines are extended in a substantially straight-line form over said RAM type memory mat.
- 2. A semiconductor integrated circuit device according to claim 1, wherein said second signal lines include word lines of said RAM type memory mat.
- 3. A semiconductor integrated circuit device according to claim 2, wherein said first signal lines include complementary data line pairs of said RAM type memory mat.
- 4. A semiconductor integrated circuit device according to claim 3, wherein said complementary data line pairs are coupled to said peripheral circuit of said RAM type memory mat, and wherein said peripheral circuit is coupled to said first functional circuit block.
- 5. A semiconductor integrated circuit device according to claim 1, wherein each of said plurality of memory cells of said RAM type memory mat comprises a bipolar-static memory cell.
- 6. A semiconductor integrated circuit device according to claim 1, wherein each of said plurality of memory cells of said RAM type memory mat comprises a MOS-static memory cell having a MOS transistor and a load resistance.
Priority Claims (1)
Number |
Date |
Country |
Kind |
62-128233 |
May 1987 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 07/579,698, filed Sep. 10, 1990, now U.S. Pat. No. 5,105,282 which is continuation of application Ser. No. 07/198,311, filed May 24, 1988, now U.S. Pat. No. 4,959,704.
US Referenced Citations (12)
Foreign Referenced Citations (8)
Number |
Date |
Country |
57-100747 |
Jun 1982 |
JPX |
57-100758 |
Jun 1982 |
JPX |
60-134462 |
Jul 1985 |
JPX |
60-145641 |
Aug 1985 |
JPX |
61-97849 |
May 1986 |
JPX |
61-97957 |
May 1986 |
JPX |
61-274339 |
Dec 1986 |
JPX |
2104284 |
Mar 1983 |
GBX |
Continuations (2)
|
Number |
Date |
Country |
Parent |
579698 |
Sep 1990 |
|
Parent |
198311 |
May 1988 |
|