Field of the Invention
The present invention relates to a semiconductor package and a method for fabricating a base for a semiconductor package, and in particular, to a base for a high density semiconductor package.
Description of the Related Art
In order to ensure miniaturization and multi-functionality of electronic products or communication devices, semiconductor packages are desired to be small in size, to support multi-pin connection, to support high speeds, and to support high functionality. The demand for increasing Input-Output (I/O) pin counts and high-performance ICs has led to the development of flip chip packages.
Flip-chip technology uses bumps on a chip to interconnect to a package substrate. The flip-chip is bonded face down to the package substrate through the shortest path. The technology used can be applied not only to a single-chip package, but also to higher or integrated levels of packaging in which the packages are larger and packaged with more sophisticated substrates that accommodate several chips to form larger functional units. The flip-chip technique, using an area array, can achieve a high density interconnection with devices and a very low inductance interconnection with packaging. However, this requires printed circuit board (PCB) fabricators to minimize line widths and space or to develop direct chip attach (DCA) semiconductors. Accordingly, the increased amount of input/output connections of a multi-functional flip-chip package may induce thermal electrical problems, for example, problems with heat dissipation, cross talk, signal propagation delay, electromagnetic interference for RF circuits, etc. The thermal electrical problems may affect the reliability and quality of products.
Thus, a novel high-density flip chip package and a printed circuit board for a high-density flip chip package are desirable.
A semiconductor package and a method for fabricating a base for a semiconductor package are provided. An exemplary embodiment of a semiconductor package includes a conductive trace embedded in a base. A semiconductor device is mounted on the conductive trace via a conductive structure.
Another exemplary embodiment of a semiconductor package includes a conductive trace, having a bottom surface and at least a portion of a sidewall connected to a base. A semiconductor device is mounted on the conductive trace via a conductive structure.
An exemplary embodiment of a method for fabricating a base for a semiconductor package includes providing a carrier with conductive seed layers on a top surface and a bottom surface of the carrier. First conductive traces are respectively formed on the top surface and the bottom surface of the carrier, connecting to the conductive seed layers. A first base material layer and a second base material layer are respectively laminated on the top surface and the bottom surface of the carrier, covering the first conductive traces. Second conductive traces are respectively formed on first surfaces of the first base material layer and the second base material layer, wherein the first surfaces of the first base material layer and the second base material layer are respectively away from the top surface and the bottom surface of the carrier. The first base material layer with the first and second conductive traces thereon and the second base material layer with the first and second conductive traces thereon are separated from the carrier to form a first base and a second base.
Another exemplary embodiment of a method for fabricating a semiconductor package includes providing a base, forming a conductive trace on the base, further forming an additional insulation material on the base, and further defining patterns upon the additional insulation material, wherein the pattern is formed on at least one conductive trace.
A detailed description is given in the following embodiments with reference to the accompanying drawings.
The invention can be more fully understood by reading the subsequent detailed description and examples with references made to the accompanying drawings, wherein:
The following description is a mode for carrying out the invention. This description is made for the purpose of illustrating the general principles of the invention and should not be taken in a limiting sense. The scope of the invention is best determined by reference to the appended claims. Wherever possible, the same reference numbers are used in the drawings and the descriptions to refer the same or like parts.
The present invention will be described with respect to particular embodiments and with reference to certain drawings, but the invention is not limited thereto and is only limited by the claims. The drawings described are only schematic and are non-limiting. In the drawings, the size of some of the elements may be exaggerated and not drawn to scale for illustrative purposes. The dimensions and the relative dimensions do not correspond to actual dimensions to practice of the invention.
A semiconductor device 300 is mounted on the device attach surface 214 of the base 200 with an active surface of the semiconductor device 300 facing the base 200 by a bonding process. In one embodiment, the semiconductor device 300 may comprise a die, a passive component, a package or a wafer level package. In this embodiment, the semiconductor device 300 is a flip chip package. A circuitry of the semiconductor device 300 is disposed on the active surface, and metal pads 304 are disposed on a top of the circuitry. The circuitry of the semiconductor device 300 is interconnected to the circuitry of the base 200 via a plurality of conductive structures 222 disposed on the active surface of the semiconductor device 300. However, it should be noted that the conductive structures 222 shown in
As shown in
As shown in
A solder cap 220 can be formed on the copper layer 216 by electroplating a solder with a patterned photoresist layer or by a screen printing process and a subsequent solder re-flow process. A conductive buffer layer 218 formed of Ni may be formed between the copper layer 216 and the solder cap 220 by an electroplating method. The conductive buffer layer 218 may serve as a seed layer, adhesion layer and barrier layer for the solder cap 220 formed thereon. In this embodiment, the conductive structure 222, such as a conductive pillar structure, is used as a solder joint for the metal pad 304, which transmits input/output (I/O), ground or power signals of the semiconductor device 300 formed thereon. Therefore, the copper layer 216 of the conductive structure 222 may help to increase the mechanical strength of the bump structure. In one embodiment, an underfill material or the underfill 230 can be introduced into the gap between the semiconductor device 300 and the base 200. In one embodiment, the underfill 230 may comprises a capillary underfill (CUF), molded underfill (MUF) or a combination thereof.
In one embodiment, the conductive traces may have a top surface disposed above, below or aligned to a surface of the base to improve routing ability for high-density semiconductor packages. As shown in
Next, as shown in
Next, as shown in
Next, please refer to
Next, please refer to
Next, as shown in
As shown in
Alternatively, two passivation or insulation layers (not shown) having openings may be optionally formed respectively on a second surface 416 of the first base 200c and the second surface 418 of the second base 200d after the separation of the first base 200c and the second base 200d as shown in
Next, as shown in
Next, please refer to
Next, as shown in
Exemplary embodiments provide a semiconductor package. The semiconductor package is designed to comprise conductive trace embedded in a base, for example, a print circuit board (PCB). The conductive traces may have a top surface disposed above, below or aligned to a surface of the base to improve routing ability for high-density semiconductor packages. Also, the conductive traces are designed to have a width which is larger than 5 nm. Further, the base may comprise a single layer structure or a multilayer structure. Exemplary embodiments also provide a method for fabricating a base for a semiconductor package. In one embodiment, the method can fabricate two bases on two sides of a carrier simultaneously. Also, the conductive traces may be embedded in the base. Further, the conductive trace may be formed by a plating process and an anisotropic etching process, and the anisotropic etching process may precisely control the width of the conductive trace. Alternatively, the method can fabricate a base comprising a single layer structure or a multilayer structure to improve design capability.
While the invention has been described by way of example and in terms of the preferred embodiments, it is to be understood that the invention is not limited to the disclosed embodiments. On the contrary, it is intended to cover various modifications and similar arrangements (as would be apparent to those skilled in the art). Therefore, the scope of the appended claims should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements.
This application is a divisional of pending U.S. application Ser. No. 13/721,983, filed on Dec. 20, 2012, which claims the benefit of U.S. Provisional Application No. 61/677,835, filed on Jul. 31, 2012, the entireties of which are incorporated by reference herein.
Number | Name | Date | Kind |
---|---|---|---|
3925297 | Sprengling | Dec 1975 | A |
6093972 | Carney et al. | Jul 2000 | A |
6510976 | Hwee et al. | Jan 2003 | B2 |
6550666 | Chew et al. | Apr 2003 | B2 |
6734039 | Tan et al. | May 2004 | B2 |
6750082 | Briar et al. | Jun 2004 | B2 |
6929981 | Tan et al. | Aug 2005 | B2 |
7456496 | Tan et al. | Nov 2008 | B2 |
7462942 | Tan et al. | Dec 2008 | B2 |
7791211 | Chen et al. | Sep 2010 | B2 |
7795071 | Chew et al. | Sep 2010 | B2 |
7939939 | Zeng et al. | May 2011 | B1 |
8017442 | Hsu | Sep 2011 | B2 |
8058105 | Hsu | Nov 2011 | B2 |
8148822 | Lin et al. | Apr 2012 | B2 |
8207608 | Chew et al. | Jun 2012 | B2 |
8288871 | Shieh et al. | Oct 2012 | B1 |
9177899 | Lin et al. | Nov 2015 | B2 |
20020092672 | Primavera | Jul 2002 | A1 |
20020105789 | Chen et al. | Aug 2002 | A1 |
20030193094 | Takahashi et al. | Oct 2003 | A1 |
20040053483 | Nair | Mar 2004 | A1 |
20040108580 | Tan et al. | Jun 2004 | A1 |
20040154162 | Lee et al. | Aug 2004 | A1 |
20040077124 | Ogawa | Oct 2004 | A1 |
20050001329 | Matsuki et al. | Jan 2005 | A1 |
20050087883 | Hwee et al. | Apr 2005 | A1 |
20060060937 | Lim et al. | Mar 2006 | A1 |
20060103016 | Tan et al. | May 2006 | A1 |
20060121256 | Kim et al. | Jun 2006 | A1 |
20060180888 | Tan et al. | Aug 2006 | A1 |
20060186524 | Aiba et al. | Aug 2006 | A1 |
20060192287 | Ogawa et al. | Aug 2006 | A1 |
20060216860 | Pendse | Sep 2006 | A1 |
20070196979 | Tan et al. | Aug 2007 | A1 |
20070284420 | Tan et al. | Dec 2007 | A1 |
20080145967 | Chew et al. | Jun 2008 | A1 |
20080150107 | Tan et al. | Jun 2008 | A1 |
20080150561 | Chew et al. | Jun 2008 | A1 |
20080246146 | Kodani et al. | Oct 2008 | A1 |
20080248610 | Hwee et al. | Oct 2008 | A1 |
20090079094 | Lin | Mar 2009 | A1 |
20090102043 | Chew et al. | Apr 2009 | A1 |
20090166849 | Jao et al. | Jul 2009 | A1 |
20090291530 | Chew et al. | Nov 2009 | A1 |
20100073894 | Mortensen et al. | Mar 2010 | A1 |
20100105173 | Fujimori | Apr 2010 | A1 |
20100147574 | Kaneko et al. | Jun 2010 | A1 |
20100175917 | Miyasaka et al. | Jul 2010 | A1 |
20100258953 | Takeda | Oct 2010 | A1 |
20100264526 | Chew et al. | Oct 2010 | A1 |
20110049708 | Lim et al. | Mar 2011 | A1 |
20110097850 | Hsu | Apr 2011 | A1 |
20110101526 | Hsiao et al. | May 2011 | A1 |
20110133342 | Arai | Jun 2011 | A1 |
20110169164 | Nakamura et al. | Jul 2011 | A1 |
20110177686 | Zeng et al. | Jul 2011 | A1 |
20110248399 | Pendse | Oct 2011 | A1 |
20110267789 | Chew et al. | Nov 2011 | A1 |
20110304058 | Pendse | Dec 2011 | A1 |
20120058604 | Chew et al. | Mar 2012 | A1 |
20120220118 | Chew et al. | Aug 2012 | A1 |
20120228780 | Kim et al. | Sep 2012 | A1 |
20120267779 | Lin et al. | Oct 2012 | A1 |
20120286423 | Cheng et al. | Nov 2012 | A1 |
20120326299 | Topacio | Dec 2012 | A1 |
20130020710 | Chew et al. | Jan 2013 | A1 |
20130062755 | Kuo et al. | Mar 2013 | A1 |
20130087366 | Michael et al. | Apr 2013 | A1 |
20130093076 | Lin et al. | Apr 2013 | A1 |
20130113099 | Lim et al. | May 2013 | A1 |
20130127054 | Muthukumar et al. | May 2013 | A1 |
20130161776 | Iizuka | Jun 2013 | A1 |
20130161809 | Chew et al. | Jun 2013 | A1 |
20130175707 | Chew et al. | Jul 2013 | A1 |
20140035095 | Lin et al. | Feb 2014 | A1 |
20140131856 | Do et al. | May 2014 | A1 |
20140191396 | Lin et al. | Jul 2014 | A1 |
20150061143 | Kim et al. | May 2015 | A1 |
20150145131 | Yoo et al. | May 2015 | A1 |
20160307861 | Lin et al. | Oct 2016 | A1 |
20160358877 | Chou et al. | Dec 2016 | A1 |
20170133310 | Kelly et al. | May 2017 | A1 |
Number | Date | Country |
---|---|---|
101286491 | Oct 2008 | CN |
101477971 | Jul 2009 | CN |
100530608 | Aug 2009 | CN |
101728337 | Jun 2010 | CN |
101958289 | Jan 2011 | CN |
102054811 | May 2011 | CN |
102760712 | Oct 2012 | CN |
103579169 | Feb 2014 | CN |
104904006 | Sep 2015 | CN |
H05-267393 | Oct 1993 | JP |
2007-0107154 | Nov 2007 | KR |
10-2010-0033953 | Mar 2010 | KR |
10-2011-0047127 | May 2011 | KR |
2011-0135329 | Dec 2011 | KR |
200623997 | Jul 2006 | TW |
200915452 | Apr 2009 | TW |
200929467 | Jul 2009 | TW |
201042744 | Dec 2010 | TW |
201115655 | May 2011 | TW |
I364101 | May 2012 | TW |
201222752 | Jun 2012 | TW |
201405728 | Feb 2014 | TW |
201430967 | Aug 2014 | TW |
201523835 | Jun 2015 | TW |
WO 0223631 | Mar 2002 | WO |
WO 2016094721 | Jun 2016 | WO |
Entry |
---|
English language translation of abstract of TW 201042744 (pp. 2-3 of publication, published Dec. 1, 2010). |
Office Action dated Sep. 6, 2015 from corresponding Chinese Patent Application No. 201310286640.9. |
Office Action dated Dec. 17, 2015 for Taiwan Application No. 10421708800. |
Office Action dated Jul. 26, 2016 from Korean Application No. 10-2015-7019713. |
Extended European Search Report for Application No. EP 13863897.8 dated Jul. 28, 2016. |
Lutzow et al., Recyclable Anisotropic Etchant for Advanced Flip Chip Manufacturing (Green). Microsystems, Packaging, Assembly and Circuits Technology Conference. Oct. 2012: 110-3. |
Semiconductor Manufacturing Technology. Michael Quirk, Julian Serda. 2001. p. 438 Prentice Hall Inc. |
Third-Party Pre-Issuance Submission filed by a third party in the present application on or about Aug. 5, 2015. |
Koh et al., Copper Pillar Bump Technology Progress Overview, 12th International Conference on Electronic Packaging Technology and High Density Packaging, Aug. 1, 2011, pp. 1137-1137. |
International Search Report and Written Opinion dated Mar. 27, 2014 in connection with International Application No. PCT/CN2013/089940. |
U.S. Appl. No. 14/205,880, filed Mar. 12, 2014, Lin et al. |
U.S. Appl. No. 15/194,658, filed Jun. 28, 2016, Lin et al. |
13863897.8, dated Jul. 28, 2016, Extended European Search Report. |
Number | Date | Country | |
---|---|---|---|
20140151867 A1 | Jun 2014 | US |
Number | Date | Country | |
---|---|---|---|
61677835 | Jul 2012 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 13721983 | Dec 2012 | US |
Child | 14173976 | US |