An ever present objective of semiconductor assembly is to provide packages for enclosing/encasing semiconductor components that are smaller, thinner, cooler, and less expensive to manufacture at a high rate of production. One type of semiconductor package is the Plastic Dual In-line Package (PDIP). Another type of semiconductor package is the gull-wing Small Outline (SO) package. These semiconductor packages generally include leads (connectors) extending from the sides of the package. Other types of semiconductor packages are flat lead-less packages, such as Dual Flat No-leads (DFN) and Quad Flat No-leads (QFN) packages. A DFN package has lead lands on only two sides of the perimeter of the package bottom, while a QFN package has lead lands on four sides of the package bottom.
Some DFN and QFN package sizes can range from one millimeter (1 mm) by two millimeter (2 mm) packages having three (3) lead lands, to ten millimeter (10 mm) by ten millimeter (10 mm) packages having sixty-eight (68) lead lands. Because the lead-frame is on the bottom of the package, flat no-lead packages can provide superior thermal performance when compared to leaded packages having similar body size and lead counts. Further, in a flat no-leads configuration, the die-attach-pad can be exposed on the bottom exterior of the package, allowing it to be soldered directly to a printed circuit board, and providing a direct route for heat to dissipate away from the package. The exposed die-attach-pad, often referred to as an exposed thermal pad, may greatly improve heat transfer out of the integrated circuit package and into the printed circuit board.
A wafer level package includes a wafer, a lead disposed of the wafer for connecting the wafer to an electrical circuit, and a core disposed of the lead. In some embodiments, the lead disposed of the wafer is a copper pillar, and the core is plated onto the copper pillar. In some embodiments, the core is polymer screen-plated onto the lead. In some embodiments, the core extends between at least approximately thirty-five micrometers (35 μm) and fifty micrometers (50 μm) from the lead. In some embodiments, the core covers between at least approximately one-third (⅓) and one-half (½) of the surface area of the lead. In some embodiments, the core comprises a stud-shape extending from the lead. In some embodiments, the core extends perpendicularly across the lead. In some embodiments, the core extends longitudinally along the lead. Further, a portion of the core can extend perpendicularly from a longitudinal core.
This Summary is provided to introduce a selection of concepts in a simplified form that are further described below in the Detailed Description. This Summary is not intended to identify key features or essential features of the claimed subject matter, nor is it intended to be used as an aid in determining the scope of the claimed subject matter.
The Detailed Description is described with reference to the accompanying figures. The use of the same reference numbers in different instances in the description and the figures may indicate similar or identical items.
Flat no-leads Integrated Circuit (IC) packages, such as DFN (Dual Flat No-leads) packages and QFN (Quad Flat No-leads) packages, are used to physically and electrically connect ICs to printed circuit boards. The term “flat no-leads” is used to describe surface-mount technology allowing an IC to be connected to the surface of a Printed Circuit Board (PCB) without through-holes, and so on. Leadless connections/terminals (lead lands) and an exposed thermal pad are typically provided on the bottom of a flat no-leads IC package for connecting the package to a PCB. The lead lands are generally positioned at the perimeter of the package bottom, while the exposed thermal pad is located in the center of the package bottom, between the lead lands. Individual flat no-leads packages may be formed together, molded, and plated in a block format on a panel, and then singulated into separate devices after fabrication (e.g., by sawing or punching the packages out of the panel).
Oftentimes, wafer level packages fail board-level reliability testing as a result of solder fatigue. For example, during temperature cycling tests (TCT), components may become open at less than five hundred (500) cycles when solder joints completely crack. A temperature cycle test can be performed by cycling the temperature of the wafer level package between approximately minus forty degrees Celsius (−40° C.) and one hundred and twenty five degrees Celsius (125° C.). A cause of solder fatigue is thermal stress resulting from differences in the coefficients of thermal expansion (CTE) between a wafer level package and a printed circuit board (PCB). As shown in
The present disclosure is directed to techniques and systems for reducing or preventing solder fatigue failure for flat lead-less wafer level packages (e.g., Dual Flat No-leads (DFN) packages, Quad Flat No-leads (QFN) packages, and so forth). For example, solder joint cracks are reduced or prevented for wafer level QFN (WL-QFN) packages during temperature cycle testing. These techniques can be used to increase the reliability and robustness of, for instance, chip scale packages (CSP) for power products. As described, a non-fatigue core (e.g., formed of copper and/or one or more other metals) is introduced proximate to a solder joint (e.g., inside a solder joint) and acts as a crack arrest to reduce or prevent crack propagation through the solder joint. In embodiments of the disclosure, when a solder crack propagates to the wall of a non-fatigue core, the crack is arrested there. In this manner, solder fatigue is prevented from opening the connection.
Referring now to
In embodiments of the disclosure, after a wafer level package 100 is connected to a printed circuit board 108, solder 104 is reflowed onto the leads 106 and surrounds the walls of the non-fatigue cores 102. In this manner, a non-fatigue core 102 becomes the core of a solder joint 104 after board mounting. A non-fatigue core 102 acts as a crack arrest to reduce or prevent crack propagation 110 through the solder joint 104. In some embodiments, the height of a non-fatigue core 102 with respect to a lead 106 of a wafer level package 100 ranges from between approximately thirty-five micrometers (35 μm) to approximately fifty micrometers (50 μm). However, this range is provided by way of example only and is not meant to limit the present disclosure. In other embodiments, a non-fatigue core 102 can be less than approximately thirty-five micrometers (35 μm) in height with respect to a lead 106 or greater than approximately fifty micrometers (50 μm) in height with respect to a lead 106. Further, in some embodiments, the area of a lead 106 covered by non-fatigue core 102 ranges from between approximately one-third (⅓) to one-half (½) of the exposed surface area of the lead 106. However, this range is provided by way of example only and is not meant to limit the present disclosure. In other embodiments, a non-fatigue core 102 can cover less than approximately one-third (⅓) of the exposed surface area of a lead 106 or greater than approximately one-half (½) of the exposed surface area of the lead 106.
Referring now to
In the process 1000 illustrated, a lead is formed on a wafer. The lead is configured to connect the wafer to an electrical circuit (Block 1010). For example, with reference to
Then, a core is formed on the lead (Block 1020). For example, with continuing reference to
Although the subject matter has been described in language specific to structural features and/or process operations, it is to be understood that the subject matter defined in the appended claims is not necessarily limited to the specific features or acts described above. Rather, the specific features and acts described above are disclosed as example forms of implementing the claims.
The present application claims the benefit under 35 U.S.C. §119(e) of U.S. Provisional Application Ser. No. 61/782,465, filed Mar. 14, 2013, and titled “SOLDER FATIGUE ARREST FOR WAFER LEVEL PACKAGE.” The present application is also a continuation-in-part under 35 U.S.C. §120 of U.S. patent application Ser. No. 13/396,804, filed Feb. 15, 2012, and titled “WAFER-LEVEL PACKAGE DEVICE HAVING SOLDER BUMP ASSEMBLIES THAT INCLUDE AN INNER PILLAR STRUCTURE.” U.S. Provisional Application Ser. No. 61/782,465 and U.S. patent application Ser. No. 13/396,804 are herein incorporated by reference in their entireties.
Number | Name | Date | Kind |
---|---|---|---|
5453582 | Amano | Sep 1995 | A |
6028357 | Moriyama | Feb 2000 | A |
6281107 | Moriyama | Aug 2001 | B1 |
6429046 | Marlin | Aug 2002 | B1 |
6806562 | Barchmann | Oct 2004 | B2 |
6853092 | Ashida | Feb 2005 | B2 |
6927471 | Salmon | Aug 2005 | B2 |
7057292 | Elenius | Jun 2006 | B1 |
7741716 | Venkitachalam | Jun 2010 | B1 |
7750466 | Rothman | Jul 2010 | B2 |
8409979 | Choi | Apr 2013 | B2 |
8599611 | Shalvi | Dec 2013 | B2 |
8643150 | Xu et al. | Feb 2014 | B1 |
8684116 | Nakashima | Apr 2014 | B2 |
8802554 | Sutardja | Aug 2014 | B2 |
8853853 | Chang | Oct 2014 | B2 |
20060055032 | Chang | Mar 2006 | A1 |
20060131758 | Dao | Jun 2006 | A1 |
20060292711 | Su et al. | Dec 2006 | A1 |
20100102444 | Khor et al. | Apr 2010 | A1 |
20120043655 | Khor | Feb 2012 | A1 |
20120205812 | Sutardja | Aug 2012 | A1 |
20120306104 | Choi et al. | Dec 2012 | A1 |
20120329263 | Chou et al. | Dec 2012 | A1 |
20130001777 | Veychard et al. | Jan 2013 | A1 |
20130026619 | Chang | Jan 2013 | A1 |
20130147031 | Chen et al. | Jun 2013 | A1 |
20130187277 | Chen et al. | Jul 2013 | A1 |
20130228897 | Chen et al. | Sep 2013 | A1 |
20130234327 | Kasai et al. | Sep 2013 | A1 |
20130256881 | Morifuji et al. | Oct 2013 | A1 |
20140015124 | Fay et al. | Jan 2014 | A1 |
20140246763 | Bunyk | Sep 2014 | A1 |
20140367077 | Wu | Dec 2014 | A1 |
Number | Date | Country |
---|---|---|
2150754 | Jul 1985 | GB |
Number | Date | Country | |
---|---|---|---|
20140131859 A1 | May 2014 | US |
Number | Date | Country | |
---|---|---|---|
61782465 | Mar 2013 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 13396804 | Feb 2012 | US |
Child | 13929978 | US |