Claims
- 1. A method of forming a printed circuit card wherein there is a metal layer sandwiched between a pair of dielectric layers and wherein there is a border therearound, in which said metal layer terminates at a distance spaced from the edge of one of the dielectric layers comprising the steps of:
providing a layer of metal having opposite sides; providing first and second layers of photoimageable, curable dielectric material on the opposite sides of said layer of metal; photopatterning said first and second layers of said curable photoimageable material in a pre-selected pattern, the pattern on said first layer of photoimageable material including a border pattern, and the pattern on said second layer of said photoimageable material being free of a border pattern; thereafter developing said patterns on said first and second layers of said photoimageable material to reveal portions of said metal layer through vias and said border in the developed pattern; thereafter metallizing each of said first and said second layers to form circuitry on said first and second layers of said photoimageable material and vias in said first and second layers of photoimageable material with photolithographic techniques and etching the metal exposed at said border through said first layer to thereby provide a substrate which has an edge defined by the second layer of said photoimageable material extending beyond the edge of said metal layer.
- 2. The invention as defined in claim 1 further characterized by photoforming a hole extending through both of said layers of dielectric material and said metal layer, and depositing metal in said hole.
- 3. The invention as defined in claim 1 wherein said metal layer between said layers of dielectric material is copper.
- 4. The invention as defined in claim 1 wherein said photoimageable material is an epoxy-based resin.
- 5. The invention as defined in claim 1 wherein the metal exposed at said border is etched following the metallization of the first and second layers.
- 6. The invention as defined in claim 3 wherein the metallization of the first and second layers is accomplished by electroless plating of copper.
- 7. The invention as defined in claim 1 wherein a plurality of circuit boards are formed on a panel.
- 8. The invention as defined in claim 1 wherein said first and second layers of photoimageable material are applied as a dry film material.
- 9. The invention as defined in claim 2 further characterized by forming an opening in said metal layer prior to providing the first and second layers of photoimageable material, filling said opening with said photoimageable material, forming a hole in the photoimageable material through the metal layer opening, and providing metal in said hole in said photoimageable material filling said opening.
- 10. A method of forming a printed circuit card comprising the steps of:
providing a layer of metal having opposite sides, forming at least one opening through said layer of metal, providing first and second layers of photoimageable material on opposite sides of said layer of metal, photopatterning and developing said first and second layers of said photoimageable material to form an opening extending through both layers of said photoimageable material and said at least one opening in said metal layer and which openings in said photoimageable layers are smaller than the opening in said layer of metal, forming at least one via in at least one layer of photoimageable material that terminates at said layer of metal, circuitizing the exposed surface of each of said layers of photoimageable material with circuitry and depositing metal in said at least one hole in said photoimageable material and in said at least one via.
- 11. The invention as defined in claim 10 wherein said photoimageable material is deposited as a dry film.
- 12. The invention as defined in claim 10 wherein said circuitry is formed by additive plating.
- 13. The method of claim 1 further characterized by connecting the circuitry to the metal in the via.
- 14. The method of claim 10 further characterized by connecting the circuitry to the metal in the via.
- 15. The invention as defined in claim 1 further characterized by a plated through hole extending through each layer of dielectric material and through the metal layer.
- 16. The invention as defined in claim 15 wherein said plated through hole is electrically connected to the circuitry on both dielectric materials.
- 17. The invention as defined in claim 10 further characterized by a plated through hole extending through each layer of dielectric material and through the metal layer.
- 18. The invention as defined in claim 17 wherein said plated through hole is electrically connected to the circuitry on both dielectric materials.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application is a division of patent application Ser. No. 09/690,485, which is a continuation of U.S. Pat. No. 6,204,453 B1, which, in turn, is a continuation-in-part of U.S. Pat. No. 5,876,842, which is a continuation of application Ser. No. 486,222, now abandoned.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09690485 |
Oct 2000 |
US |
Child |
10744142 |
Dec 2003 |
US |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09203956 |
Dec 1998 |
US |
Child |
09690485 |
Oct 2000 |
US |