The present invention relates to an electronic sub-assembly as well as a method for producing an electronic sub-assembly.
Electronic sub-assemblies are known. They usually comprise a more or less complex layered structure made of (electrically) conductive and non-conductive layers, and are—within or on the sequence of layers—equipped with electronic components (such as power semiconductors, etc.). Connection of the components is made through the layers of the layered structure above them.
According to the invention, a method for producing an electronic sub-assembly with the features as disclosed herein, as well as an electronic sub-assembly with the features as disclosed herein, and a printed circuit board (PCB) as disclosed herein comprising an electronic sub-assembly according to the invention are provided.
The idea according to the invention consists in providing an electronic sub-assembly having a symmetrical layered structure with regard to the at least one electronic component provided within the sub-assembly. A further idea according to the invention consists in providing an electronic sub-assembly in which power-electronics components are embedded in a laminate without prior electrical connection of at least one connection.
This is achieved by mounting the component in a slightly heated state directly onto an electrically insulating layer. Thus, according to the invention, an additional work step of soldering, sintering or gluing can be dispensed with. A sufficient securing of the mounted component is achieved, at least in the area below the component, by the temporary liquefaction and subsequent re-hardening (curing) of the electrically insulating layer.
During the later lamination process this layer can, however, become soft again, which might result in the loss of positioning accuracy. In order to prevent this, according to the invention, a “shadow mask” or hole mask, which is to be introduced into the layered structure, is provided as the next layer, which shadow mask will serve as a “template”, holding the component in its position during the pressing or lamination. This layer comprises at least one recess whose dimensions are determined by the component to be received such that the recess will enclose the component tightly, preventing any slippage during further processing. In addition, this layer is used for creating a low-resistance heat sink path, as well as for providing a low-ohmic connection from the component to the high-current path.
This allows building a symmetrical layer structure so that the at least one component is embedded in a sequence of layers that is identical “upwards” and “downwards”. Correlating layers can each have equal dimensions so that differences in tension between the areas “above” and “below” the component are mostly excluded. This will prevent thin components (semiconductors) from warping.
It is understood that the sequence of mounting of at least one electronic component and the laying of the “shadow mask” can be reversed within the framework of the invention by first depositing the shadow mask on the electrically insulating layer and then inserting the at least one electronic component into the at least one recess provided for this purpose in the “shadow mask”. In order to achieve a flat positioning of the shadow mask on the surface of the electrically insulating layer, the shadow mask can have been slightly heated when it is deposited on the electrically insulating layer in order to achieve the same effect as described above in the context of mounting the electronic component.
The fact that the at least one component has been inserted into a sheet metal layer of essentially the same thickness, which layer surrounds the component completely, will additionally result in low thermal resistance at high thermal capacity.
Furthermore, the elimination of a connecting point (i.e., solder, sinter, or gluing location) below the component will considerably reduce the vulnerability.
Additional advantages and embodiments of the invention become clear from the description and accompanying drawing.
It is evident that the features mentioned above and those yet to be explained below may be applied not only in the combinations indicated, but also in other combinations or individually, without going beyond the scope of the present invention.
The invention is represented for illustrative purposes by means of exemplary embodiments depicted via schematic drawings (not to scale) and is described in detail herein, with references to the drawings.
In a next step, a first layer 12 made of an electrically insulating material is deposited on the base or starting substrate 10 (cf.
The first layer 12 made of an electrically insulating material is then directly equipped with a component 14 (e.g., a power component, semiconductor chip) as shown in
According to the invention, the component 14 has been slightly heated for mounting. Such a mounting according to the invention exploits the fact that the resin material of the first layer 12 made of an electrically insulating material (henceforth, for simplicity's sake, referred to as a ‘prepreg layer’) liquefies at increased temperatures; if a heated component 14 is now placed on the prepreg layer 12, this will result in partial liquefaction—limited to the area below the component 14—of the prepreg material, followed by curing after cooling, thus adhering or attaching the component. Thus, the component 14, merely from heating and without additional tools (e.g., adhesives or such), is sufficiently secured to the desired location for further machining or processing. The component 14 is heated, e.g., by means of a heated installation tool, such as a so-called thermode.
In a next step, a first electrically conductive layer 16 having at least one recess 18 will be laid on. This layer 16 may, e.g., be a “shadow mask” or template consisting of, e.g., copper sheet metal or such. Arrangement and dimensions of the at least one recess 18 are designed for the at least one mounted component 14 (cf.
The step of mounting of at least one component 14, 42, 44 is followed by the step of laying the first electrically conductive layer 16, wherein the at least one component 14, 42, 44 has an elevated temperature at the moment of mounting, or in which the step of laying the first electrically conductive layer 16 is followed by the step of mounting of at least one component 14, 42, 44, wherein the first electrically conductive layer 16 has an elevated temperature at the moment of mounting.
It is to be emphasized that the design of the projection 19 is not limited to the shape shown in
The positioning tolerance d1 can, e.g., lie in the 3 μm order of magnitude for so-called high-precision chip shooters, and in the roughly 25 to 50 μm order of magnitude for high-speed shooters. The dimensions of the recess typically lie within an order of magnitude from 50 to 100 μm, due to the precision of the placement of the template itself. The equalization tolerance d2 can, e.g., be between 0 and 30 μm, the amount by which the sheet metal of the shadow mask 16 is greater in thickness. The thickness (i.e., height) of the first electrically conductive layer 16 can be adjusted to the component's height with relatively little effort (e.g., by rolling, electroplating, or in combination with a deposit generated by an electrolytic method).
Subsequently, a second layer 20 made of electrically insulating material, and at least one second electrically conductive layer 22 are applied, as illustrated in
According to the invention, the sequence of layers 24 is designed such that a symmetrical structure results; i.e., of a component 14 embedded in a central layer (the first electrically conductive layer), which component is covered on both sides (i.e., in the two directions perpendicular to the structure's principal plane of extension, and thus of the component and the central layer) with a prepreg layer 12, 20 and conductive layers 10, 22 (the starting substrate and the second electrically conductive layer) positioned on said prepreg layer.
As can also be seen in the illustrations of the figures, the surfaces with which the at least one component is in both upward and downward contact are uniform; i.e., there are no or only very minor differences, in order to minimize differences in surface tension. This allows considerably reducing or mostly preventing deformations in the embedded components.
In this context it must be pointed out that within the framework of this application, the terms “upward” and “downward” must be understood to apply to the orientation of the component and the sequence of layers. It is evident that these are relative terms which will fundamentally change if the sequence of layers is flipped, which will, however, remain without consequences with regard to its symmetric structure according to the invention. This is, however, quite evident to the person skilled in the art.
The compressed state 24′ of the sequence of layers 24 is shown in
The blind holes 28 for connecting to the component 14 are then filled with a conductive material, such as, in particular, copper. This is done, e.g., by means of a plating method in which on both sides of the sequence of layers, a copper layer 30, 32, which also fills blind holes 28 (cf.
As can be seen from the illustrations of
This layer symmetry according to the invention can be utilized for an advantageous construction of the electronic sub-assembly; i.e., when designing the sub-assembly, as will be described below.
Usually, when designing electronic sub-assemblies that must be equipped with active components (such as MOS-FET transistors), it must be taken into account that the at least three terminals or connections (gate, source, drain) of such a component lie on opposite sides of the component, and that thus, when they are equipped with several components/transistors (e.g., for implementing a bridge circuit), a complicated structure with additional vias or additional connections above the components will be necessary. Such a known construction is shown schematically in
The invention allows a clearly simpler construction, as connection with the component can now be made from both sides, thus allowing components to be arranged alternately (e.g., drain above/source below, followed by drain below/source above, etc.).
This is illustrated in
The first transistor 42, on the left-hand side in the illustration from
Thus, as can be seen in the illustration of
The alternating transistor orientation according to the invention (in the vertical orientation, i.e., along a longitudinal extension of the electronic sub-assembly 40, or a plane formed by the electronic sub-assembly 40, as shown by the illustration of
The template or shadow mask of the first conductive layer 16 (the center layer in the finished electronic sub-assembly) can be divided into segments by a combination of penetrations and lands. After the laminating (compressing) process has been completed, the lands can be removed from the outside, creating areas that can be connected to different voltages. The lands are part of what has been laminated into the structure of layers, and they are removed when the overall structure is drilled. The drilling diameter for this process corresponds at least to the length of the land. Due to this measure, the conductive center layer, after the circuit arrangement has been completed, can be used for transporting high currents with low resistance. By conducting current internally (i.e., within the conductive center layer) in the electronic sub-assembly, and in at least one of the outer layers, a very low-induction connection can be achieved, which is advantageous for low-loss operation of the circuit.
An integration of the “template” 16 into the electrical functionality of the electronic sub-assembly can be envisaged, e.g., by connecting an outer layer to a desired portion of the layer 16, e.g., by means of blind holes (not shown in detail). Other types of connections will also reveal themselves to the person skilled in the art, if necessary.
Due to the two-sided connection of the at least one embedded electronic component according to the invention, the finished electronic sub-assembly's exterior will not be potential-free. Consequently, as a rule, electrical insulation will be required, e.g., with respect to a well known cooling unit to be provided (not described or shown). Additional options are providing an insulating layer by using a so-called thermal interface material (TIM), or at least another insulating layer by means of additional compressing. When the completed electronic sub-assembly is installed on a PCB, electrical insulation will be provided by embedding into the electrically insulated layers of the PCB's structure. A person skilled in the art is familiar with any measures necessary for this purpose.
Number | Date | Country | Kind |
---|---|---|---|
10 2013 102 542 | Mar 2013 | DE | national |
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/EP2014/000653 | 3/12/2014 | WO | 00 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2014/139674 | 9/18/2014 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
5119168 | Misawa | Jun 1992 | A |
6555414 | Vanfleteren | Apr 2003 | B1 |
7656015 | Wong | Feb 2010 | B2 |
20020031866 | Jiang | Mar 2002 | A1 |
20050135065 | Nakatsu | Jun 2005 | A1 |
20050157478 | Inagaki | Jul 2005 | A1 |
20050189138 | Bardsley | Sep 2005 | A1 |
20060115931 | Hsu | Jun 2006 | A1 |
20060145328 | Hsu | Jul 2006 | A1 |
20080029476 | Ohmi | Feb 2008 | A1 |
20080137300 | Macris | Jun 2008 | A1 |
20080280392 | Stapleton | Nov 2008 | A1 |
20090045507 | Pendse | Feb 2009 | A1 |
20090072384 | Wong et al. | Mar 2009 | A1 |
20090080169 | Webster | Mar 2009 | A1 |
20090205202 | Tanaka | Aug 2009 | A1 |
20100018761 | Wang | Jan 2010 | A1 |
20100155124 | Kawamura et al. | Jun 2010 | A1 |
20100170085 | Schaaf | Jul 2010 | A1 |
20100328913 | Kugler | Dec 2010 | A1 |
20110290540 | Jung | Dec 2011 | A1 |
20160020194 | Gottwald | Jan 2016 | A1 |
Number | Date | Country |
---|---|---|
WO 0247162 | Jun 2002 | WO |
Entry |
---|
The International Bureau, International Preliminary Report on Patentability, Chapter 1, dated Sep. 24, 2015, PCT/EP2014/000653, filed Mar. 12, 2014. |
Office Action in the corresponding Chinese application 201480025065.X, dated May 31, 2017. |
Number | Date | Country | |
---|---|---|---|
20160020194 A1 | Jan 2016 | US |