Claims
- 1. A method of manufacturing a multilayered printed circuit board comprising at least the steps (1) to (5):(1) pressing resin to form an interlayer insulating resin layer having a metal film formed thereon against a substrate for forming a conductor circuit; (2) reducing the thickness of a whole surface of the metal film by performing etching; (3) forming an opening in the metal film so as to expose the interlayer insulating resin layer; (4) applying a laser beam at the formed opening of the metal film to remove the resin forming the interlayer insulating resin layer exposed through the opening so as to provide an opening for a via hole; and (5) depositing a plating conductor in the opening for forming the via hole so as to form the via hole.
- 2. A method of manufacturing a multilayered printed circuit board, comprising at least the steps (1) to (8):(1) pressing resin to form an interlayer insulating resin layer having a metal film formed thereon against a substrate for forming a conductor circuit; (2) reducing the thickness of a whole surface of the metal film by etching; (3) forming an opening in the metal film so as to expose the interlayer insulating resin layer; (4) applying a laser beam at the opening of the metal film side to remove the resin forming the interlayer insulating resin layer exposed through the opening so as to form an opening for a via hole; (5) forming an electroless plated film on the substrate for forming the conductor circuit; (6) forming a plating resist on the substrate for forming the conductor circuit; (7) electrolytic-plating a portion in which the plating resist is not formed; and (8) removing the plating resist to remove the metal film and the electroless copper plated film below the plating resist by performing etching so as to form the via hole and the conductor circuit.
- 3. A method of manufacturing a multilayered printed circuit board according to claim 1 or 2, wherein the metal film is copper foil.
- 4. A method of manufacturing a multilayered printed circuit board according to claim 1 or 2, wherein the thickness of the metal film is made to be 5 μm to 0.5 μm in the step for reducing the thickness of the metal film by performing etching.
- 5. A method of manufacturing a multilayered printed circuit board comprising at least the steps (1) to (4):(1) pressing resin to form an interlayer insulating resin layer having a metal film having a thickness of 5 μm to 0.5 μm against a substrate for forming a conductive circuit; (2) forming an opening in the metal film so as to expose the interlayer insulating resin layer; (3) applying a laser beam at the formed opening of the metal film side to remove the resin forming the interlayer insulating resin layer exposed through the opening so as to form an opening for forming a via hole; and (4) depositing a plating conductor in the opening for forming the via hole so as to form the via hole and the conductor circuit.
Parent Case Info
This is a continuation of International Appln. No. PCT/JP99/04142 filed Jul. 30, 1999 which designated the U.S., and that International Application was not published under PCT Article 21(2) in English.
US Referenced Citations (10)
Number |
Name |
Date |
Kind |
4978639 |
Hua et al. |
Dec 1990 |
A |
5055321 |
Enomoto et al. |
Oct 1991 |
A |
5260518 |
Tanaka et al. |
Nov 1993 |
A |
5826330 |
Isoda et al. |
Oct 1998 |
A |
6217987 |
Ono et al. |
Apr 2001 |
B1 |
6242079 |
Mikado et al. |
Jun 2001 |
B1 |
6251502 |
Yasue et al. |
Jun 2001 |
B1 |
6376049 |
Asai et al. |
Apr 2002 |
B1 |
6410858 |
Sasaki et al. |
Jun 2002 |
B1 |
6418615 |
Rokugawa et al. |
Jul 2002 |
B1 |
Foreign Referenced Citations (12)
Number |
Date |
Country |
03032100 |
Feb 1991 |
JP |
05283866 |
Oct 1993 |
JP |
06120139 |
Apr 1994 |
JP |
06215623 |
Aug 1994 |
JP |
06338687 |
Dec 1994 |
JP |
07292483 |
Nov 1995 |
JP |
08186376 |
Jul 1996 |
JP |
08316642 |
Nov 1996 |
JP |
09083146 |
Mar 1997 |
JP |
09186456 |
Jul 1997 |
JP |
09186460 |
Jul 1997 |
JP |
09321432 |
Dec 1997 |
JP |
Non-Patent Literature Citations (2)
Entry |
Patents Abstracts of Japan, Publication No. 11-186739 published Jul. 9, 1999, Application No. 10-104300 filed Apr. 15, 1998. |
Patents Abstracts of Japan, Publication No. 9-321432 published Dec. 12, 1997, Application No. 8-133075 filed May 28, 1996. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/JP99/04142 |
Jul 1999 |
US |
Child |
09/797916 |
|
US |