The present disclosure is related to packaged semiconductor components and methods for assembling or packaging semiconductor components.
Semiconductor devices are typically manufactured on semiconductor wafers or other types of workpieces using sophisticated equipment and processes that enable reliable, high-quality manufacturing. The individual dies (e.g., devices) generally include integrated circuits and a plurality of bond-pads coupled to the integrated circuits. The bond-pads provide external contacts through which supply voltage, electrical signals, and other input/output parameters are transmitted to/from the integrated circuits. The bond-pads are usually very small, and they are typically arranged in dense arrays having a fine pitch between bond-pads. The wafers and dies can also be quite delicate. As a result, the dies are packaged to protect the dies and to connect the bond-pads to arrays of larger terminals that can be soldered to printed circuit boards.
One challenge of manufacturing semiconductor components is cost effectively packaging the dies. Electronic product manufacturers are under continuous pressure to reduce the size of their products. Accordingly, microelectronic die manufacturers seek to reduce the size of the packaged dies incorporated into the electronic products. One approach to reducing the size of packaged dies is to reduce the thickness of the dies. For example, the backside of a wafer is often ground, etched, or otherwise processed to reduce the thickness of the wafer. After being thinned, the wafer is cut to singulate the dies.
Reducing the thickness of the wafer, however, can cause several manufacturing defects. For example, as the thickness of the wafer decreases, the backside of the wafer is more likely to chip during singulation, at least partially because cracks in the wafer can more readily propagate from one surface to another surface of the wafer. Moreover, if the dies include photodiode, photogate, or other types of photo-sensing devices, then infrared radiation used during lithography processes can potentially damage these photo-sensing devices. Accordingly, there is a need to improve the processing of thinned semiconductor workpieces.
Specific details of several embodiments of the disclosure are described below with reference to packaged semiconductor components and methods for manufacturing packaged semiconductor components. The semiconductor components are manufactured on semiconductor wafers that can include substrates upon which and/or in which microelectronic devices, micromechanical devices, data storage elements, optics, read/write components, and other features are fabricated. For example, SRAM, DRAM (e.g., DDR/SDRAM), flash-memory (e.g., NAND flash-memory), processors, imagers, and other types of devices can be constructed on semiconductor wafers. Although many of the embodiments are described below with respect to semiconductor devices that have integrated circuits, other embodiments include other types of devices manufactured on other types of substrate. Moreover, several other embodiments of the invention can have different configurations, components, or procedures than those described in this section. A person of ordinary skill in the art, therefore, will accordingly understand that the invention can have other embodiments with additional elements, or the invention can have other embodiments without several of the features shown and described below with reference to
The semiconductor die 102 can include microelectronic devices, micromechanical devices, data storage elements, optics, read/write components, and other features are fabricated. As described above. For example, SRAM, DRAM (e.g., DDR-SDRAM), flash-memory (e.g., NAND flash-memory), processors, imagers, and other types of devices can be constructed on or in the semiconductor die 102. In the embodiment shown in
The support member 104 is at least substantially rigid and can reinforce the semiconductor die 102. The support member 104 can have a composition that is different from that of the semiconductor die 102. For example, the support member 104 can be a plate constructed from a metal, a metal alloy, ceramics, polymers, glass, or other materials with sufficient mechanical strength. The support member 104 can also incorporate slots, channels, apertures, or other surface patterns. In another example, the support member 104 can be a laminated structure having a plurality of layers of different materials, of which at least one is at least substantially rigid. For example, the support member 104 can include a plurality of heat conducting fins sandwiched between two plates to provide improved heat conductance, as shown in
The support member 104 can have a thickness sufficient to provide enough support to protect the semiconductor die 102 during thinning and subsequent processing but still allows easy cutting during singulation. In one embodiment, the thickness of the support member 104 is about 100 microns to about 3 mm, but in other embodiments, the thickness of the support member 104 can be outside this range.
The support member 104 can be a standalone component, or it can be combined with other components of the packaged semiconductor component 100. For example, the support member 104 can be a separate element from the first and/or second adhesives 106, 110 before assembly, or can be preformed into a die attach film 107 with the first and/or second adhesives 106, 110 before assembly. Applying the die attach film 107 can reduce complexity and manufacturing cost by reducing the number of individual processing steps.
The substrate 108 can be a printed circuit board, a silicon wafer, a glass plate, a ceramic unit, or other structure suitable for carrying the semiconductor die 102 and the support member 104. The substrate 108 can have a first surface 109a at which the connection sites 114 are positioned, and a second surface 109b with external terminals to which a plurality of solder balls 120 (six are shown for illustration purposes) are attached. The solder balls 120 are generally arranged in an array that can be surface mounted to an external device (not shown). The substrate 108 also includes internal circuits (not shown) that electrically connect the connection sites 114 at the first surface 109a to the solder balls 120 at the second surface 109b.
The semiconductor wafer 122 and the support structure 117 can then be cut into individual semiconductor subassemblies 115 using a saw blade 130, a laser, or any other suitable cutting techniques. Individual subassemblies 115 can accordingly include the die 102 with the attached support member 104. The support member 104 is a portion of the overall support structure 117. As shown in
Several embodiments of the support structure 117 can reduce chipping on the second wafer surface 126 by reinforcing the semiconductor wafer 122 against bending, twisting, or otherwise flexing during cutting. Without being bound by theory, it is believed that contacting the semiconductor wafer 122 with the saw blade 130 can cause micro-cracks in the semiconductor wafer 122. These micro-cracks can then propagate and join together to form chips along the kerb of the cut. If the semiconductor wafer 122 warps due to its reduced thickness, the warpage can exacerbate the propagation of the micro-cracks and thus cause increased chipping of the semiconductor wafer 122. As a result, reinforcing the semiconductor wafer 122 with the substantially rigid support structure 117 can reduce the amount of warping and chipping during singulation.
Moreover, several embodiments of the support member 104 can at least partially equalize heat dissipation from various regions of the die 102 when the die is operated. During operation, different regions of the die 102 can have different operating temperatures. For example, regions having logic circuits tend to consume more power than regions having memory elements and thus generate more heat to cause higher operating temperatures. Such temperature variations can cause the packaged component 100 to fail due to thermal stresses. Thus, supporting the die 102 with a support member 104 constructed from a metal, a metal alloy, or other material with sufficient heat conductivity can at least partially equalize the temperatures of different regions of the die 102 and thus improve robustness of the packaged component 100.
Further, several embodiments of the support member 104 can improve the durability of the packaged component 100 during thermal cycling. During thermal cycling, the die 102 can flex because the die 102 typically has a different coefficient of thermal expansion than the first and/or second adhesives 106, 110. The flexing of the die 102 can crack the die 102 and/or detach the die 102 from the substrate 108. Thus, the substantially rigid support member 104 can at least reduce such flexing and thus improve durability of the packaged component 100 during thermal cycling.
Even though the illustrated embodiments described above use adhesives to attach the support member 104 to the die 102 and to the substrate 108, in other embodiments, the support member 104, the die 102, and/or the substrate 108 can be bonded using mechanical fasteners, direct solid-solid bonding techniques, or other fastening techniques. In other embodiments, the support member 104 can be a moldable material (e.g., a resin), and the support member 104 can be attached to the die 102 without an adhesive by first disposing a layer of the moldable material in a molten state on the die 102 and subsequently solidifying the moldable material to form a substantially rigid structure. In further embodiments, the moldable material can at least partially encase the die 102.
In one embodiment, the support member 104 is a metal (or metal alloy) spacer having a thickness sufficient to allow the bond pads 112 of the first and second dies 102a-b to be wirebonded to the connection sites 114. The metal spacer can reduce manufacturing costs for packaging semiconductor dies compared to conventional silicon spacers that are typically used to provide clearance between the first and second dies 102a-b. More specifically, the silicon spacers can be relatively expensive to manufacture and are relatively brittle. Thus, replacing the silicon spacer with a metal spacer can reduce the unit cost of the packaged semiconductor component 400 and provide a more robust package. Further, the metal spacer can improve heat dissipation of the first and/or second semiconductor dies 102a-b because the metal spacer typically has a higher heat conductance than a silicon spacer.
Any one of the semiconductor components described above with reference to
From the foregoing, it will be appreciated that specific embodiments of the invention have been described herein for purposes of illustration, but that various modifications can be made without deviating from the inventions. For example, the packaged semiconductor component 100 in
This application is a divisional of U.S. application Ser. No. 15/141,682, filed Apr. 28, 2016; which is a divisional of U.S. application Ser. No. 14/821,550, filed Aug. 7, 2015, now U.S. Pat. No. 9,362,208; which is a divisional of U.S. application Ser. No. 12/816,480, filed Jun. 16, 2010; which is a divisional of U.S. application Ser. No. 11/685,502, filed Mar. 13, 2007, now U.S. Pat. No. 7,750,449; each of which is incorporated herein by reference in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
5107328 | Kinsman | Apr 1992 | A |
5128831 | Fox, III et al. | Jul 1992 | A |
5138434 | Wood et al. | Aug 1992 | A |
5252857 | Kane et al. | Oct 1993 | A |
5518957 | Kim | May 1996 | A |
5639695 | Jones et al. | Jun 1997 | A |
5851845 | Wood et al. | Dec 1998 | A |
5866953 | Akram et al. | Feb 1999 | A |
5883426 | Tokuno et al. | Mar 1999 | A |
5933713 | Farnworth | Aug 1999 | A |
5938956 | Hembree et al. | Aug 1999 | A |
5946553 | Wood et al. | Aug 1999 | A |
5986209 | Tandy | Nov 1999 | A |
5989941 | Wensel | Nov 1999 | A |
5990566 | Farnworth et al. | Nov 1999 | A |
6004867 | Kim et al. | Dec 1999 | A |
6008070 | Farnworth | Dec 1999 | A |
6020624 | Wood et al. | Feb 2000 | A |
6020629 | Farnworth et al. | Feb 2000 | A |
6028365 | Akram et al. | Feb 2000 | A |
6046496 | Corisis et al. | Apr 2000 | A |
6048744 | Corisis et al. | Apr 2000 | A |
6049125 | Brooks et al. | Apr 2000 | A |
6051878 | Akram et al. | Apr 2000 | A |
6066514 | King et al. | May 2000 | A |
6072233 | Corisis et al. | Jun 2000 | A |
6072236 | Akram et al. | Jun 2000 | A |
6075288 | Akram | Jun 2000 | A |
6089920 | Farnworth et al. | Jul 2000 | A |
6122171 | Akram et al. | Sep 2000 | A |
6124634 | Akram et al. | Sep 2000 | A |
6148509 | Schoenfeld et al. | Nov 2000 | A |
6153924 | Kinsman | Nov 2000 | A |
6159764 | Kinsman et al. | Dec 2000 | A |
6163956 | Corisis | Dec 2000 | A |
6175149 | Akram | Jan 2001 | B1 |
6184465 | Corisis | Feb 2001 | B1 |
6187615 | Kim et al. | Feb 2001 | B1 |
6208519 | Jiang et al. | Mar 2001 | B1 |
6212767 | Tandy | Apr 2001 | B1 |
6215175 | Kinsman | Apr 2001 | B1 |
6225689 | Moden et al. | May 2001 | B1 |
6228548 | King et al. | May 2001 | B1 |
6228687 | Akram et al. | May 2001 | B1 |
6235552 | Kwon et al. | May 2001 | B1 |
6235554 | Akram et al. | May 2001 | B1 |
6252308 | Akram et al. | Jun 2001 | B1 |
6252772 | Allen | Jun 2001 | B1 |
6258623 | Moden et al. | Jul 2001 | B1 |
6259153 | Corisis | Jul 2001 | B1 |
6261865 | Akram | Jul 2001 | B1 |
6281577 | Oppermann et al. | Aug 2001 | B1 |
6294839 | Mess et al. | Sep 2001 | B1 |
6297547 | Akram | Oct 2001 | B1 |
6303981 | Moden | Oct 2001 | B1 |
6314639 | Corisis | Nov 2001 | B1 |
6326242 | Brooks et al. | Dec 2001 | B1 |
6326687 | Corisis | Dec 2001 | B1 |
6326697 | Farnworth | Dec 2001 | B1 |
6326698 | Akram | Dec 2001 | B1 |
6344976 | Schoenfeld et al. | Feb 2002 | B1 |
6407381 | Glenn et al. | Jun 2002 | B1 |
6429528 | King et al. | Aug 2002 | B1 |
6432796 | Peterson | Aug 2002 | B1 |
6451709 | Hembree | Sep 2002 | B1 |
6503780 | Glenn et al. | Jan 2003 | B1 |
6548376 | Jiang | Apr 2003 | B2 |
6552910 | Moon et al. | Apr 2003 | B1 |
6560117 | Moon et al. | May 2003 | B2 |
6564979 | Savaria | May 2003 | B2 |
6576531 | Peng et al. | Jun 2003 | B2 |
6607937 | Corisis | Aug 2003 | B1 |
6614092 | Eldridge et al. | Sep 2003 | B2 |
7750449 | Schwab et al. | Jul 2010 | B2 |
9362208 | Schwab et al. | Jun 2016 | B2 |
20020145207 | Anderson et al. | Oct 2002 | A1 |
20040067603 | Hagen | Apr 2004 | A1 |
20040104491 | Connell et al. | Jun 2004 | A1 |
20060006511 | Roh et al. | Jan 2006 | A1 |
20070047869 | Hsu | Mar 2007 | A1 |
20070138605 | Nam et al. | Jun 2007 | A1 |
20080224291 | Schwab et al. | Sep 2008 | A1 |
20100255636 | Schwab et al. | Oct 2010 | A1 |
20150364403 | Schwab et al. | Dec 2015 | A1 |
Entry |
---|
“Tessera's SHELLCASE Technology Portfolio”, (n.d.), 10 pages, <http://www.tessera.com/images/Tessera%20SHELLCASE%20RT%20Press%20Presentation.pdf>. |
Number | Date | Country | |
---|---|---|---|
20180211896 A1 | Jul 2018 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 15141682 | Apr 2016 | US |
Child | 15936715 | US | |
Parent | 14821550 | Aug 2015 | US |
Child | 15141682 | US | |
Parent | 12816480 | Jun 2010 | US |
Child | 14821550 | US | |
Parent | 11685502 | Mar 2007 | US |
Child | 12816480 | US |