1. Field of the Invention
The present invention relates to a semiconductor device which comprises semiconductor chips mounted on a board, and a method of manufacturing the same.
2. Description of the Related Art
A semiconductor device of a conventional BGA (Ball Grid Array) structure is known, for example, from a structure described in JP2001-044229A (Document 1). This BGA-structured semiconductor device comprises a wiring board. On one surface, the wiring board is formed with a predetermined circuit and is also mounted with a semiconductor chip formed with a plurality of electrode pads. On the other surface of the wiring board, in turn, a plurality of external terminals are arranged in a lattice form, corresponding to the electrode pads on the semiconductor chip. Then, the electrode pads on the semiconductor chip are electrically connected with the external terminals corresponding to the electrode pads through a wiring pattern on the wiring board, and the like. On the one surface of the wiring board, a sealant is formed so as to cover at least the semiconductor chip and electric connections between the semiconductor chip and the wiring board.
Such semiconductor devices that have a conventional BGA structure are manufactured, for example, using a MAP (Mold Array Process) method, by collectively sealing a plurality of semiconductor chips disposed on a wiring board.
A semiconductor device that has a conventional BGA structure comprises a semiconductor chip securely adhered on a wiring board using DAF (Die Attach Film), an adhesive or the like. Then, the semiconductor device undergoes a reflow process, where balls which serve as external terminals of the wiring board are melted, and is bonded to a mounting board so that the semiconductor device is mounted on the mounting board. A semiconductor device is assembled by securely adhering a semiconductor chip, a wiring board and the like which are made of a plurality of types of materials each having different coefficients of thermal expansion.
Accordingly, the entire semiconductor device suffers from warpage due to a rise in temperature of the semiconductor device during a reflow process. As a result, stress is applied to external terminals bonded on a mounting board. This stress causes the external terminals to break, to peel off from the mounting board, and other phenomena. For this reason, the electrically connection in the connected state of the semiconductor device and the mounting board is damaged, possibly resulting in degraded reliability of the semiconductor device.
As an action taken to address the foregoing problem, JP11-087414A (Document 2), for example, proposes a structure which includes an elastic member (elastomer) sandwiched between a semiconductor chip and a wiring board in order to alleviate stress which occurs between the semiconductor chip and the wiring board.
JP10-189820A (Document 3), in turn, discloses a structure for preventing a package of a semiconductor device from cracking. In this structure, a semiconductor chip is mounted, by way of a die bond film, on a board which has a bonding sheet formed with a wiring pattern and throughholes, such that a gap is formed between the die bond film and the bonding sheet to communicate with the through holes.
Then, the present inventors have recognized the following problems.
The elastomer, which is used as an elastic material in the configuration of aforementioned Document 2, is a very expensive material, and therefore causes an increase in the manufacturing cost of semiconductor devices.
On the other hand, in the configuration described in aforementioned Document 3, since a semiconductor chip is directly secured on a board, stress will occur due to the difference in the coefficients of thermal expansion between the semiconductor chip and the board. For this reason, reliability of the semiconductor device can undergo degradation because solder balls, which serve as external terminals, are damaged in a reflow process.
Also, in the configuration described in Document 3, a die bond film is applied on the entire back surface of a semiconductor chip. Thus, if a void occurs between the die bond film and the semiconductor chip, the package is likely to suffer from cracking during the reflow process for solder balls. Further, due to the employment of the die bond film, this configuration can cause an increase in the manufacturing cost of the semiconductor device.
Moreover, in the configuration described in Document 3, a semiconductor chip is bonded only to wiring metal laminated on a bonding sheet which forms part of the board. Therefore, in this configuration, the wiring metal can be broken because stress intensively acts on the wiring metal which is caused by the effect of a thermal history in the reflow process or by the effect of thermal cycling.
The present invention is intended to solve the problems described above.
In one embodiment, there is provided a semiconductor device that comprises a semiconductor chip formed with an electrode pad on one surface thereof, a wiring board having a wiring pattern, with its one surface opposing the other surface of the semiconductor chip, a connection member for electrically connecting the electrode pad of the semiconductor chip with the wiring pattern of the wiring board, an external terminal arranged on the other surface of the wiring board for electrical connection with the electrode pad through the connection member and the wiring pattern, and a fixing member for fixing the semiconductor chip on the one surface of the wiring board such that a hollow is formed between the other surface of the semiconductor chip and the one surface of the wiring board, wherein the wiring board includes a throughhole that communicates with the hollow.
The semiconductor device of the present invention configured as described above comprises the hollow defined between the other surface of the semiconductor chip and the one surface of the wiring board, thereby reducing the area on which the other surface of the semiconductor chip adheres to the one surface of the wiring board, and restraining the occurrence of warpage caused by the difference in the coefficients of thermal expansion between the semiconductor chip and the wiring board. Also, the hollow communicates with the throughhole of the wiring board. Accordingly, even if air within the hollow expands due to a rise in the temperature of the semiconductor device when the semiconductor device is mounted, the expanded air can be allowed to escape to the outside of the wiring board through the throughhole. As a result, cracking which is caused to occur in the package of semiconductor device by the occurrence of the expanded air within the hollow can be prevented from happening. These advantages improve the reliability of the semiconductor device.
According to the present invention, the semiconductor device can be improved in reliability.
The above features and advantages of the present invention will be more apparent from the following description of certain preferred embodiments taken in conjunction with the accompanying drawings, in which:
The invention will be now described herein with reference to illustrative embodiments. Those skilled in the art will recognize that many alternative embodiments can be accomplished using the teachings of the present invention and that the invention is not limited to the embodiments illustrated for explanatory purpose.
As shown in
Also, below the other main surface of semiconductor chip 6 (hereinafter called the “back side”) as the other surface, wiring board 8 is disposed. Wiring board 8 is formed with predetermined wiring pattern 9 as conducting means. Wiring board 8 employed herein is a laminate board which is formed in the shape of a substantially rectangular plate and is made of an insulating material, for example, glass epoxy or the like. Wiring board 8 is formed with a semiconductor chip mounting area on one main surface thereof (hereinafter called the “front side”) as one surface. This semiconductor chip mounting area is formed with a plurality of connection pads 10 in an outer peripheral zone thereof as connections corresponding to electrode pads 7 of semiconductor chip 6 mounted on wiring board 8. A plurality of lands 11 are formed on the other main surface (hereinafter called the “back side”) of wiring board 8 as the other surface.
Electrode pads 7 of semiconductor chip 6 are connected with connection pads 10 of wiring board 8 corresponding to electrode pads 7 through wires 12 as connection members made of a conductive material, for example, Au or the like. In this way, electrode pads 7 of semiconductor chip 6 are electrically connected with lands 11 corresponding to electrode pads 7 through wiring pattern 9 on wiring board 8.
Wiring board 8 is formed with sealant 13 on the front side as a fixing member made of a thermosetting resin such as epoxy resin. Sealant 13 is formed to cover at least the front side of semiconductor chip 6 and wires 12 for electrically connecting wiring board 8 with semiconductor chip 6. Since sealant 13 is formed by a MAP method, later described, sealant 13 is formed such that the side surfaces of wiring board 8 are flush with the side surfaces of sealant 13.
Also, hollow 14 is defined between the back side of semiconductor chip 6 and the front side of wiring board 8. Accordingly, the front side of wiring board 8 is spaced apart from and in the face of the back side of semiconductor chip 6 across hollow 14. This hollow 14 serves as a stress alleviation layer for alleviating stress which can occur between semiconductor chip 6 and wiring board 8. More specifically, semiconductor device 1 is configured to effectively prevent stress acting on semiconductor chip 6 or wiring board 8 from being transmitted through the back side of semiconductor chip 6 by including hollow 14.
As shown in
Further, throughhole 15 is formed through wiring board 8 within the semiconductor chip mounting area. Throughhole 15 is positioned at one site, for example, at the center of the semiconductor chip mounting area, and is in communication with hollow 14. Stated another way, hollow 14 is formed to continue to the back side of wiring board 8 through throughhole 15. Because throughhole 15 communicates with hollow 14, air within hollow 14 is smoothly discharged to the outside from throughhole 15 even if the temperature of semiconductor device 1 rises to cause the air to expand within hollow 14. Consequently, a crack in the package of semiconductor device 1 can be prevented.
Notably, throughhole 15 is only required to be in communication with hollow 14, and may therefore be formed at another position of wiring board 8. Alternatively, a plurality of throughholes 15 may be formed in another configuration. Further, throughhole 15 may vary, as required, with respect to the diameter, the shape of the opening, and the like. However, foreign substances may possibly intrude into hollow 14 from throughhole 15. Accordingly, throughhole 15 can have a larger effect in preventing foreign substances from intruding into hollow 14, when it is formed to have an opening of a relatively small area, or when it is formed to bend in the middle in the depth direction. Also, for preventing foreign substances from intruding into hollow 14, an air-permeable sheet member may be employed and applied over the opening of throughhole 15 on the back side of wiring board 8.
Further, a plurality of lands 11 are arranged in a lattice form on the back side of wiring board 8. As such, throughhole 15 is advantageously positioned in a central region of wiring board 8, for example, at the center of the semiconductor chip mounting area because throughhole 15 thus positioned will not prevent routing of wiring pattern 9, and permits a larger number of connection pads 10 to be arranged on wiring board 8.
Also, a plurality of external terminals 17 are formed on lands 11 of wiring board 8. A ball made of a conductive material, for example, solder or the like is mounted on land 11 through flux, and a reflow process is performed to melt the balls so that external terminal 17 is formed on land 11 with the ball.
Also, as shown in
Semiconductor device 1 configured as described above undergoes a reflow process, when it is mounted, where external terminals 17 are melted, and as shown in
In this way, the semiconductor device according to this embodiment comprises semiconductor chip 6 having electrode pads 7 formed on the front side (one surface); wiring board 8 having wiring pattern 9 with its one surface (front side) opposing the back side (the other surface) of semiconductor chip 6; wires 12 (connection members) for electrically connecting electrode pads 7 of semiconductor chip 6 with wiring pattern 9 of wiring board 8; external terminals 17 disposed on the back side (the other surface) of wiring board 8 and electrically connected to electrode pads 7 through wires 12 (connection members) and wiring pattern 9; and sealant 13 (fixing member) for fixing semiconductor chip 6 on the front side (one surface) of wiring board 8 such that hollow 14 is formed between the back side (the other surface) of semiconductor chip 6 and the front side (one surface) of wiring board 8. Wiring board 8 also comprises throughhole 15 in communication with hollow 14.
Since this configuration reduces the area on which the back side of semiconductor chip 6 adheres to the front side of wiring board 8, it is possible to prevent warpage from occurring due to the difference in the coefficients of thermal expansion between semiconductor chip 6 and wiring board 8. Also, hollow 14 is in communication with throughhole 15 of wiring board 8. Therefore, when air within hollow 14 expands due to a rise in temperature of semiconductor device 1 in a ball attachment reflow process or a reflow process for mounting semiconductor device 1, the expanded air can be allowed to escape from throughhole 15 to the outside of wiring board 8, thus making it possible to prevent cracking from occurring in the package of semiconductor device 1.
According to the foregoing configuration, the reliability of semiconductor device 1 in preventing stress from being transferred to semiconductor chips can be improved. Also, since this embodiment does not employ any expensive material such as elastomer, this embodiment can alleviate stress occurring between semiconductor chip 6 and wiring board 8 at a relatively low cost.
Next, a method of manufacturing the semiconductor device according to the first embodiment will be described with reference to
First, a semiconductor wafer for use in the method of manufacturing the semiconductor device is provided by forming a silicon ingot, for example, by a single-crystal pull-up method, slicing the silicon ingot into discoidal substrates, and forming a desired circuit and electrode pads 7 on the front side of a substrate through several processes such as diffusion.
Though not shown, the semiconductor wafer is transferred to a dicing unit to undergo the dicing process. In the dicing process, the semiconductor wafer is securely adhered to a UV tape that is provided with an adhesive material which characteristically exhibits adhesive strength that becomes lower when it is irradiated with ultraviolet (UV) rays. In this state, the semiconductor wafer is ground along dicing areas positioned between adjacent semiconductor chips 6, and diced into individual semiconductor chips 6 by a dicing blade which rotates at high speeds. After dicing, the UV tape is irradiated with UV rays to reduce the adhesive strength of the UV tape. In this state, semiconductor chips 6 are pushed up from below the UV tape to peel off semiconductor chips 6 from the UV tape, and semiconductor chips 6 are picked up. In this way, semiconductor chips 6 are produced, each with a plurality of electrode pads 7 formed on the front side.
Also, wiring board 8 for use in this embodiment is processed by a MAP method, where a unit pattern is created in the following manner.
The unit pattern of wiring board 8, i.e., one wiring board 8 which forms part of semiconductor device 1, is in a substantially rectangular shape, by way of example. A semiconductor chip mounting area is formed in a substantially central area on the front side of wiring board 8. A plurality of connection pads 10 are arranged in an outer peripheral zone of the semiconductor chip mounting area. Connection pads 10 are formed in correspondence to electrode pads 7 of semiconductor chip 6 which is to be mounted on wiring board 8. Also, a plurality of lands 11 are arranged on the back side of wiring board 8. Lands 11 correspond to electrode pads 7 of semiconductor chip 6, and are electrically connected with connection pads 10 through wiring pattern 9. Lands 11 are arranged, for example, at predetermined intervals in a lattice form. Throughhole 15 is also pierced substantially at the center of semiconductor chip mounting area on wiring board 8, extending therethrough from the front side to the back side.
Though not particularly limited, in the configuration of the board shown in
As shown in
Wiring board 8 to which adhesive member 18 has been attached is transferred to a die bonding unit to undergo the die bonding process. In the die bonding process, semiconductor chips 6 are mounted respectively in the areas of a plurality of semiconductor chip mounting areas laid out in a matrix form on wiring board 8. Semiconductor chip 6 is mounted on wiring board 8 by adhering the back side of semiconductor chip 6 to adhesive member 18 attached to the semiconductor chip mounting area. In this event, the opening of throughhole 15 on the front side of wiring board 8 is covered with adhesive member 18 and the back side of semiconductor chip 6.
Wiring board 8 mounted with semiconductor chips 6 is transferred to a wire bonding unit to undergo the wire bonding process. In the wire bonding process, electrode pads 7 of semiconductor chips 6 mounted on wiring board 8 are electrically connected with connection pads 10 disposed in the outer peripheral zone of wiring board 8, on which semiconductor chip 6 is mounted, using wires 12 which are made of a conductive material, for example, Au or the like. In this way, electrode pads 7 of semiconductor chip 6 are electrically connected with lands 11 corresponding to electrode pads 7 through wires 12 and wiring pattern 9 of wiring board 8. The wire bonding involves ultrasonic thermocompression bonding of one end of wire 12, melted to form a ball, to electrode pad 7 of semiconductor chip 6, using a wire bonding machine, not shown, to connect wire 12 to electrode pad 7. Subsequently, wire 12 is guided to draw a predetermined loop shape, and the other end of wire 12 is connected onto connection pad 10 corresponding to electrode pad 7 through ultrasonic thermocompression bonding. The connection of the other end of wire 12 is followed by cutting a surplus portion of wire 12 extending from this other end. In this way, all of a plurality of electrode pads 7 included in semiconductor chip 6 are wire bonded to all of a plurality of connection pads 10 included in wiring board 8, to complete the structure as shown in
After the completion of wire bonding, resulting wiring board 8 is transferred to a resin sealing process. In the resin sealing process, a plurality of product formation areas 21 arrayed in a matrix form are collectively sealed with a thermosetting resin such as epoxy resin to form sealant 13 on the front side of wiring board 8 so as to cover at least the front side of semiconductor chip 6 and wires 12, as shown in
Next, wiring board 8 formed with sealant 13 is transferred to a hollow formation process. In the hollow formation process, wiring board 8 formed with sealant 13 is subjected to a ball attachment reflow process to heat wiring board 8 to temperatures equal to or higher than 200° C., such that adhesive member 18 is thermally contracted, allowing adhesive member 18 to peel off from the back side of semiconductor chip 6, as shown in
Notably, hollow 14 is only required to be formed between the back side of semiconductor chip 6 and the front side of wiring board 8. Accordingly, thermally contracted adhesive member 18 may remain on the back side of semiconductor chip 6, for example, as shown in
Also, hollow 14 is in communication with throughhole 15 which extends through wiring board 8 from the front side to the back side. Thus, even if semiconductor device 1 is heated when it is mounted, expanded air within hollow 14 is discharged to the outside from throughhole 15, thus making it possible to prevent a crack from occurring in the package of semiconductor device 1. In this regard, the back side of semiconductor chip 6 is completely spaced apart from the front side of wiring board 8 when the size of hollow 14 is arranged such that its area in a direction parallel to the back side of semiconductor chip 6 is equal to or larger than the size or area of the back side of semiconductor chip 6. By thus configuring hollow 14, the preventing of stress can be ensured from occurring between the back side of semiconductor chip 6 and the front side of wiring board 8. Therefore, such hollow 14 is desired.
Next, wiring board 8 formed with hollow 14 between semiconductor chip 6 and wiring board 8 is transferred to a ball mount unit to undergo the ball mount process. In the ball mount process, conductive balls are mounted on a plurality of lands 11 arranged on the back side of wiring board 8 in a lattice form, as shown in
Next, wiring board 8 formed with external terminals 17 is transferred to a board dicing unit to undergo the board dicing process. In the board dicing process, wiring board 8 is cut and separated along dicing lines 24, as shown in
As described above, the manufacturing method according to this embodiment comprises the steps of providing a semiconductor chip including a plurality of electrode pads 7 arranged on the front side (one surface) thereof; and providing wiring board 8 including wiring pattern 9, a semiconductor chip mounting area defined on the front side (one surface), throughhole 15 pierced within the semiconductor chip mounting area, and a plurality of lands 11 arranged on the back side (other surface) thereof. The manufacturing method according to this embodiment also comprises the steps of securely adhering the other surface of semiconductor chip 6 to the semiconductor chip mounting area of wiring board 8 with adhesive member 18 such that throughhole 15 is not covered with adhesive member 18; electrically connecting electrode pads 7 of semiconductor chip 6 with wiring pattern 9 through wires 12 (connection members); and forming sealant 13 (fixing member) so as to fix the semiconductor chip on the front side (one surface) of the wiring board. The manufacturing method according to this embodiment further comprises the steps of forming hollow 14 between the back side (other surface) of semiconductor chip 6 and the front side (one surface) of wiring board 8 by contracting or causing a phase change of adhesive member 18 which securely adheres semiconductor chip 6 on wiring board 8, after the formation of sealant 13 (fixing member); and mounting conductive balls on lands 11 of wiring board 8 to form a plurality of external terminals 17. With each of these steps, semiconductor device 1 is provided with hollow 14 formed between the back side (other surface) of semiconductor chip 6 and the front side (one surface) of wiring board 8.
According to the manufacturing method of this embodiment, semiconductor device 1, having improved reliability in preventing stress from being transferred to semiconductor chips, can be manufactured at a relatively low cost by alleviating stress that acts on semiconductor chip 6 or wiring board 8 by the action of hollow 14 without using a relatively expensive elastic material such as elastomer.
Next, other embodiments will be described with reference to the drawings. In other embodiments, the same component members as those of the first embodiment are designated the same reference numerals, and descriptions thereon are omitted.
Next, a second embodiment will be described with reference to FIGS. 9 and 10A-10E.
As shown in
As shown in
After wiring board 8 is formed with adhesive members 28, semiconductor chips 6 are mounted on adhesive members 28, as shown in
After the formation of sealant 13, wiring board 8 is heated to approximately 200° C. This heating results in the melting of adhesive members 28 of hemispherical shape in cross-section, which have held semiconductor chips 6, so that adhesive members 28 collapse into a flat shape. As a result, hollow 14 is formed between the back side of semiconductor chip 6 and the front side of wiring board 8, as shown in
Subsequently, semiconductor device 2 is provided, as shown in
Next, a third embodiment will be described with reference to FIGS. 11 and 12A-12F.
As shown in FIGS. 11 and 12A-12F, semiconductor device 3 according to the third embodiment is configured substantially in a similar manner to the first embodiment, except for different composition of DAF material 30 as an adhesive member. A description will be given of the configuration of semiconductor device 3 according to the third embodiment, and a method of manufacturing the same.
As shown in
After forming DAF materials 30 on wiring board 8, semiconductor chip 6 is mounted on second evaporizable adhesive layer 30b, and electrode pads 7 of semiconductor chip 6 are electrically connected with wiring board 8 through conductive wire 12, as shown in
After the formation of sealant 13, wiring board 8 is heated to 200° C. or higher. This heating results in evaporation of second adhesive layer 30b which has held semiconductor chips 6, so that second adhesive layer 30b is discharged through throughhole 15 to the outside of wiring board 8. As a result, hollow 14 is formed between the back side of semiconductor chip 6 and the front side of wiring board 8, as shown in
Subsequently, semiconductor device 3 is provided, as shown in
While the present invention has been specifically described with reference to embodiments thereof, it should be understood that the present invention is not limited to the foregoing embodiments and can be modified in various manner without departing from the spirit thereof. For example, while the foregoing embodiments have been described in connection with the configuration where a plurality of electrode pads are arranged in an outer peripheral zone on the front side of semiconductor chip 6, the present invention can also be applied to semiconductor chips which differ in the arrangement of electrode pads, such as a center-pad configuration which comprises electrode pads arranged in a central area on the front side of a semiconductor chip.
Also, while the embodiments have been described in connection with a semiconductor device having a BGA structure to which the present invention is applied, the present invention can also be applied to a semiconductor device having a LGA (Land Grid Array) structure.
Also, as shown in
Additionally, as shown in
Additionally, as shown in
Additionally, side surfaces 6a of semiconductor chip 6 may be formed in a tapered shape, as shown in
Further, throughhole 37 may be formed to bend in the middle in the depth direction, as shown in
Alternatively, wiring board 8 may be provided with a plurality of throughholes 15a, 15b, as shown in
It is apparent that the present invention is not limited to the above embodiments, but may be modified and changed without departing from the scope and spirit of the invention.
Number | Date | Country | Kind |
---|---|---|---|
2009-082236 | Mar 2009 | JP | national |