Claims
- 1. A semiconductor memory comprising:
- a plurality of word lines;
- a plurality of bit lines;
- a plurality of dynamic memory cells; and
- a plurality of input pins for receiving a row address used for selecting one or more of said plurality of word lines,
- wherein a group of said plurality of input pins are used for receiving a column address so that said semiconductor memory is an address multiplexed type,
- wherein m bits obtained through said dynamic memory cells are output as data,
- wherein m is a number in a progression expressed as 2.sup.k, k=2, 3, 4, - - -,
- wherein a first number of row address bits supplied to said semiconductor memory is larger than a second number of column address bits supplied to said semiconductor memory, and
- wherein the difference between said first number and second number is equal to k.
- 2. A semiconductor memory comprising:
- a plurality of word lines;
- a plurality of bit lines;
- a plurality of dynamic memory cells; and
- a plurality of input pins for receiving a row address used for selecting one or more of said plurality of word lines,
- wherein a group of said plurality of input pins are used for receiving a column address so that said semiconductor memory is an address multiplexed type,
- wherein four bits obtained through said dynamic memory cells are output as data, and
- wherein the number of row address bits supplied to said semiconductor memory is larger than the number of column address bits supplied to said semiconductor memory by two.
- 3. A semiconductor memory comprising:
- a plurality of word lines;
- a plurality of bit lines;
- a plurality of dynamic memory cells; and
- a plurality of input pins for receiving a row address used for selecting one or more of said plurality of word lines,
- wherein a group of said plurality of input pins are used for receiving a column address so that said semiconductor memory is an address multiplexed type,
- wherein eight bits obtained through said dynamic memory cells are output as data, and
- wherein the number of row address bits supplied to said semiconductor memory is larger than the number of column address bits supplied to said semiconductor memory by three.
- 4. A semiconductor memory comprising:
- a plurality of word lines;
- a plurality of bit lines;
- a plurality of dynamic memory cells; and
- a plurality of input pins for receiving a row address used for selecting one or more of said plurality of word lines,
- wherein a group of said plurality of input pins are used for receiving a column address so that said semiconductor memory is an address multiplexed type,
- wherein sixteen bits obtained through said dynamic memory cells are output as data, and
- wherein the number of row address bits supplied to said semiconductor memory is larger than the number of column address bits supplied to said semiconductor memory by four.
- 5. A semiconductor memory comprising:
- a plurality of word lines;
- a plurality of bit lines;
- a plurality of dynamic memory cells; and
- a plurality of input pins for receiving a row address used for selecting one or more of said plurality of word lines,
- wherein a group of said plurality of input pins are used for receiving a column address so that said semiconductor memory is an address multiplexed type,
- wherein thirty-two bits obtained through said dynamic memory cells connected to said selected word line are output as data, and
- wherein the number of row address bits supplied to said semiconductor memory is larger than the number of column address bits supplied to said semiconductor memory by five.
- 6. A semiconductor memory comprising:
- a plurality of word lines;
- a plurality of bit lines;
- a plurality of dynamic memory cells; and
- a plurality of input pins for receiving a row address used for selecting one or more of said plurality of word lines,
- wherein a group of said plurality of input pins are used for receiving a column address so that said semiconductor memory is an address multiplexed type,
- wherein the number of bits of said row address is larger than the number of bits of said column address, and
- wherein a predetermined pin of said plurality of input pins is used for receiving a bit of the row address and a bit of a predetermined signal other than said column address in a time-series manner.
- 7. A semiconductor memory comprising:
- a plurality of word lines;
- a plurality of bit lines;
- a plurality of dynamic memory cells; and
- a plurality of input pins for receiving a row address used for selecting one or more of said plurality of word lines,
- wherein a group of said plurality of input pins are used for receiving a column address so that said semiconductor memory is an address multiplexed type,
- wherein the number of bits of said row address is larger than the number of bits of said column address by two so that four bits are output as data, and
- wherein a predetermined pin of said plurality of input pins is used for receiving a bit of the row address and a bit of a predetermined signal other than said column address in a time-series manner.
- 8. A semiconductor memory comprising:
- a plurality of word lines;
- a plurality of bit lines;
- a plurality of dynamic memory cells; and
- a plurality of input pins for receiving a row address used for selecting one or more of said plurality of word lines,
- wherein a group of said plurality of input pins are used for receiving a column address so that said semiconductor memory is an address multiplexed type,
- wherein the number of bits of said row address is larger than the number of bits of said column address by three so that eight bits are output as data, and
- wherein a predetermined pin of said plurality of input pins is used for receiving a bit of the row address and a bit of a predetermined signal other than said column address in a time-series manner.
- 9. A semiconductor memory comprising:
- a plurality of word lines;
- a plurality of bit lines;
- a plurality of dynamic memory cells; and
- a plurality of input pins for receiving a row address used for selecting one or more of said plurality of word lines,
- wherein a group of said plurality of input pins are used for receiving a column address so that said semiconductor memory is an address multiplexed type,
- wherein the number of bits of said row address is larger than the number of bits of said column address by four so that sixteen bits are output as data, and
- wherein a predetermined pin of said plurality of input pins is used for receiving a bit of the row address and a bit of a predetermined signal other than said column address in a time-series manner.
- 10. A semiconductor memory comprising:
- a plurality of word lines;
- a plurality of bit lines;
- a plurality of dynamic memory cells; and
- a plurality of input pins for receiving a row address used for selecting one or more of said plurality of word lines,
- wherein a group of said plurality of input pins are used for receiving a column address so that said semiconductor memory is an address multiplexed type,
- wherein the number of bits of said row address is larger than the number of bits of said column address by five so that thirty-two bits are output as data, and
- wherein a predetermined pin of said plurality of input pins is used for receiving a bit of a row address and a bit of a predetermined signal other than said column address in a time-series manner.
Priority Claims (4)
Number |
Date |
Country |
Kind |
63-277132 |
Nov 1988 |
JPX |
|
63-279239 |
Nov 1988 |
JPX |
|
1-14423 |
Jan 1989 |
JPX |
|
1-65840 |
Mar 1989 |
JPX |
|
CROSS-REFERENCE TO RELATED APPLICATION
This application is a continuation of application Ser. No. 08/618,381, filed on Mar. 19, 1996, now U.S. Pat. No. 5,854,508 the entire disclosure of which is hereby incorporated by reference.
US Referenced Citations (4)
Number |
Name |
Date |
Kind |
4933907 |
Kumanoya et al. |
Jun 1990 |
|
5440521 |
Tsunozaki et al. |
Aug 1995 |
|
5579256 |
Kajigaya et al. |
Nov 1996 |
|
5719815 |
Takahashi et al. |
Feb 1998 |
|
Foreign Referenced Citations (9)
Number |
Date |
Country |
52-48441 |
Apr 1977 |
JPX |
57-203290 |
Dec 1982 |
JPX |
58-137191 |
Aug 1983 |
JPX |
60-136367 |
Jul 1985 |
JPX |
61-50281 |
Mar 1986 |
JPX |
62-146489 |
Jun 1987 |
JPX |
62-241198 |
Oct 1987 |
JPX |
63-157397 |
Jun 1988 |
JPX |
2-68791 |
Mar 1990 |
JPX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
618381 |
Mar 1996 |
|