This invention relates to configurations for electronic modules formed of semiconductor electronic devices.
Power switching circuits such as bridge circuits are commonly used in a variety of applications. A circuit schematic of a prior art 3-phase bridge circuit 10 configured to drive a motor is shown in
As used herein, the term “blocking a voltage” refers to a transistor, device, or component being in a state for which substantial current, such as current that is greater than 0.001 times the average operating current during regular on-state conduction, is prevented from flowing through the transistor, device, or component when a voltage is applied across the transistor, device, or component. In other words, while a transistor, device, or component is blocking a voltage that is applied across it, the total current passing through the transistor, device, or component will not be greater than 0.001 times the average operating current during regular on-state conduction.
Referring to
In many high voltage circuit applications, the circuit components are mounted on a substrate which includes a ceramic or other electrically insulating, high thermal conductivity material, such as AlN or Al2O3. The electrically insulating, high thermal conductivity material is coated on at least one side (typically both sides) with a high heat capacity metal, such as copper, thereby allowing for heat generated by the circuit components to be dissipated. In particular, direct bonded copper (DBC) substrates, which are formed by direct bonding of pure copper in a high temperature melting and diffusion process to a ceramic isolator such as AlN or Al2O3, are suitable substrates. An exemplary DBC prior art substrate, which includes copper layers 61 and 62 bonded to opposite sides of ceramic layer 60, is illustrated in
Referring back to
In a first aspect of the invention, an electronic module is described. The electronic module includes a capacitor, a first switching device (105/105′) comprising a first transistor (41/109), and a second switching device (106/106′) comprising a second transistor (42/108). The electronic module further includes a substrate (74) comprising an insulating layer (60) between a first metal layer (61/75) and a second metal layer (62), the first metal layer including a first portion (37) and a second portion (38), the second portion being electrically isolated from the first portion by a trench (76) formed through the first metal layer between the first portion and the second portion. The first and second switching devices are over the first metal layer, a first terminal of the capacitor is electrically connected to the first portion of the first metal layer, and a second terminal of the capacitor is electrically connected to the second portion of the first metal layer, with the capacitor extending over the trench.
In a second aspect of the invention, an electronic module is described. The electronic module includes a first substrate (74) comprising a first metal layer (61/75) on a first insulating layer (60), the first metal layer including a first portion (206) and a second portion (208), and a second substrate (96/96′) comprising a second insulating layer (60/97) between a second metal layer (99/62) and a third metal layer (98/61), the second substrate having a second surface (262) and a third surface (261) on an opposite side of the second substrate from the second surface, the second insulating layer having a smaller area than the first insulating layer. The electronic module further includes a first semiconductor device (105/105′). The second substrate is mounted over the first portion of the first metal layer without being over the second portion of the first metal layer, with the second surface of the second substrate directly contacting the first metal layer, and the first semiconductor device is mounted on the third surface of the second substrate.
In a third aspect of the invention, an electronic module is described. The electronic module includes a first substrate (74) comprising a first insulating layer (60) between a first metal layer (62) and a second metal layer (61/75), and a second substrate (96/96′) comprising a second insulating layer (60/97) between a third metal layer (99/62) and a fourth metal layer (98/61). The second substrate has a smaller area than the first substrate, and the second substrate is mounted on a first portion (206) of the first substrate with the third metal adjacent to or contacting the second metal. The electronic module further includes a first switching device (106/106′) having a first gate and a first source, and a second switching device (105/105′) having a second gate and a second source. The first switching device is mounted on the second metal layer of the first substrate and the second substrate is between the second switching device and the first substrate.
Electronic modules described herein can includes one or more of the following features. A drain of the first transistor (41/109) can be electrically connected to a source of the second transistor (42/108), and the first and second transistors can both be over the first portion of the first metal layer. The first portion of the first metal layer can include means to electrically connect the first portion of the first metal layer to a DC ground or to a first DC voltage, and the second portion of the first metal layer can include means to electrically connect the second portion of the first metal layer to a second DC voltage. The capacitor can be configured to stabilize a voltage difference between the first and the second portions of the first metal layer. The first or second transistor can be a III-Nitride transistor. The substrate can include a direct bonded copper substrate. The electronic module can further include a second substrate comprising a second insulating layer between a third metal layer and a fourth metal layer, the second substrate being over a third portion of the first metal layer but not being over the first and second portions of the first metal layer, wherein the second substrate is between the second transistor and the first substrate, and the first transistor is over the first or second portion of the first metal layer.
The first substrate and the second substrate can include direct bonded copper substrates. The electronic module can further include a second semiconductor device (104/106) mounted on the second portion of the first metal layer. The first semiconductor device (103/105) can comprise a first transistor (41/109), the second semiconductor device (104/106) can comprise a second transistor (42/108), and a source of the first transistor and a drain of the second transistor can be electrically connected to the third metal layer. The first transistor or the second transistor can be a III-Nitride transistor. The first metal layer can further include a third portion (38), wherein the third portion is electrically isolated from the second portion (208) by a trench formed through the first metal layer between the third portion and the second portion. The electronic module can further comprise a capacitor, wherein a first terminal of the capacitor is electrically connected to the third portion of the first metal layer, a second terminal of the capacitor is electrically connected to the second portion of the first metal layer, and the capacitor extends over the trench. A drain of the first transistor (41) can be electrically connected to the third portion (38) of the first metal layer. The first semiconductor device can further comprise a third transistor (108), a source of the third transistor can be electrically connected to a drain of the first transistor (109), and a drain of the first transistor can be electrically connected to the third portion (38) of the first metal layer.
The electronic module can further comprise a third substrate (126) comprising a third insulating layer (60) between a fourth metal layer (62) and a fifth metal layer (61), the third insulating layer having a smaller area than the second insulating layer, with the third substrate mounted directly over the third surface of the second substrate. The first semiconductor device can include a first transistor, the second semiconductor device can include a second transistor, and a source of the first transistor and a drain of the second transistor can both be electrically connected to the third metal layer. The first metal layer can further include a third portion, with the third portion being electrically isolated from the second portion by a trench formed through the first metal layer between the third portion and the second portion. The electronic module can further comprise a capacitor, with a first terminal of the capacitor electrically connected to the third portion of the first metal layer, a second terminal of the capacitor electrically connected to the second portion of the first metal layer, and the capacitor extending over the trench. A drain of the first transistor can be electrically connected to the third portion of the first metal layer. The first semiconductor device can further comprise a third transistor, with a source of the third transistor electrically connected to a drain of the first transistor, and a drain of the first transistor electrically connected to the third portion of the first metal layer.
The first and second semiconductor devices can comprise transistors, the transistors being part of a half bridge. The first source can be electrically connected to a first source lead, the first gate can be electrically connected to a first gate lead, the second source can be electrically connected to a second source lead, and the second gate can be electrically connected to a second gate lead. The first source lead and first gate lead can be mounted on the second metal layer of the first substrate, and the second source lead and second gate leads can be mounted on the fourth metal layer of the second substrate. The first source lead can extend away from a surface of the first substrate, the second gate lead can extend away from a surface of the second substrate, the first source lead can include a bend in a direction away from the second switching device, and the second gate lead can include a bend in a direction away from the first switching device.
In a fourth aspect of the invention, a method of manufacturing an electronic module is described. The method includes providing a first substrate comprising a first metal layer on a first insulating layer, the first substrate having a first surface, with the first substrate including a first portion and a second portion. The method further includes providing a second substrate comprising a second insulating layer between a second metal layer and a third metal layer, the second substrate having a second surface and a third surface on an opposite side of the second substrate from the second surface. The method also includes mounting the second substrate over the first surface in the first portion of the first substrate with the second surface between the third surface and the first surface; and mounting a first semiconductor device on the third surface of the second substrate.
Methods of manufacturing electronic modules described herein can include one or more of the following features. The method can further comprise mounting a second semiconductor device on the first surface of the first substrate in the second portion of the first substrate. The first semiconductor device or the second semiconductor device can be a transistor. The transistor can comprise source, gate, and drain electrodes, each of the electrodes being on a first side of the transistor. The transistor can be a III-Nitride transistor. The first semiconductor device or the second semiconductor device can be a switching transistor which is configured to be hard-switched. A switching time of the switching transistor can be about 3 nanoseconds or less. Mounting the first semiconductor device on the second substrate or mounting the second semiconductor device on the first substrate can be performed prior to mounting the second substrate over the first surface in the first portion of the first substrate. The second surface of the second substrate can be attached directly to the first surface of the first substrate in the first portion of the first substrate. The first surface of the first substrate can comprise a surface of the first metal layer, the second surface of the second substrate can comprise a surface of the second metal layer, and the third surface of the second substrate can comprise a surface of the third metal layer.
The method can further comprise partially removing the first metal layer. Partially removing the first metal layer can comprise forming an isolation trench through the first metal layer. Partially removing of the first metal layer can be performed prior to mounting the second substrate over the first surface in the first portion of the first substrate. Mounting the second substrate over the first portion of the first substrate can comprise soldering the second surface of the second substrate to the first portion of the first surface of the first substrate. The first insulator layer or the second insulator layer can comprise a ceramic material. One or more of the first, second, or third metal layers can comprise copper. The first substrate or the second substrate can be a direct bonded copper (DBC) substrate.
An area of the first surface of the first substrate can be larger than an area of the second surface of the second substrate. The electronic module can comprise a half bridge. The electronic module can comprise a power inverter or a power converter. The method can further comprise mounting a capacitor having a first terminal and a second terminal on the electronic module. The method can further comprise forming a trench through the first metal layer in the second portion of the first substrate. Mounting the capacitor on the electronic module can comprise connecting the first terminal to the first metal layer on a first side of the trench and connecting the second terminal to the first metal layer on a second side of the trench. The first substrate can further comprise a fourth metal layer on an opposite side of the first insulating layer from the first metal layer.
In a fifths aspect of the invention, an electronic device is described. The electronic device includes an enhancement-mode transistor comprising a first source electrode, a first gate electrode, a first drain electrode, and a first semiconductor layer. The first source and first gate electrodes are on an opposite side of the first semiconductor layer from the first gate electrode. The electronic device further includes a depletion-mode transistor comprising a second source electrode and a second gate electrode, the second source electrode being over a second semiconductor layer. The enhancement-mode transistor is mounted directly on top of or over the second source electrode, with the first drain electrode in direct electrical contact with the second source electrode.
Electronic devices and components described herein can include one or more of the following features. The depletion-mode transistor can further comprise a second drain electrode, and the second source and drain electrodes can both be on a first side of the second semiconductor layer. The depletion-mode transistor can be a lateral device. The enhancement-mode transistor can be a silicon-based transistor. The depletion-mode transistor can be a III-Nitride transistor. The first source electrode can be electrically connected to the second gate electrode. The depletion-mode transistor can comprise an insulator layer on the semiconductor layer, with the second source electrode on the insulator layer. The depletion-mode transistor can comprise a device active area and a non-active area, wherein a device channel is in the semiconductor layer in the device active area but not in the semiconductor layer in the non-active area, and the insulator layer is over both the device active area and the non-active area. The enhancement-mode transistor can be on the insulating layer and be directly over a portion of the device active area and a portion of the non-active area. The depletion-mode transistor can have a higher breakdown voltage than the enhancement-mode transistor.
In a sixth aspect of the invention, a method of forming an electronic device is described. The method includes providing an enhancement-mode transistor comprising a first source electrode, a first gate electrode, a first drain electrode, and a first semiconductor layer, wherein the first source and first gate electrodes are on an opposite side of the first semiconductor layer from the first gate electrode. The method also includes providing a depletion-mode transistor comprising a second source electrode and a second gate electrode, the second source electrode being over a second semiconductor layer. The method further includes mounting the enhancement-mode transistor directly on top of or over the second source electrode, with the first drain electrode in direct electrical contact with the second source electrode.
Methods of forming electronic devices and modules described herein can include one or more of the following features. The depletion-mode transistor can be a lateral device. The method can further comprise wire bonding the second gate electrode to the first source electrode.
In a seventh aspect of the invention, a method of operating a power inverter is described. The method includes connecting the power inverter to a high voltage supply, the high voltage supply providing a voltage of at least 500V, and switching the switching device from an on state to an off state or from an off state to an on state. In the on state the switching device conducts between 40 and 50 Amps, in the off state the switching device blocks the voltage provided by high voltage supply, a switching time of the switching is less than 10 nanoseconds, and the voltage across the switching device never exceeds 1.35 times the voltage provided by the high voltage supply.
Methods of operating a power inverter described herein can include one or more of the following features. The switching time can be less than 5 nanoseconds. The voltage across the switching device never exceeds 700V.
The details of one or more embodiments of the subject matter described in this specification are set forth in the accompanying drawings and the description below. Other features, aspects, and advantages of the subject matter will become apparent from the description, the drawings, and the claims.
Like reference symbols in the various drawings indicate like elements.
Described herein are electronic components and methods suitable for maintaining low levels of EMI in electronic power switching circuits, thereby allowing for higher circuit stability and improved performance. The electronic components can also have a reduced size as compared to conventional components, thereby allowing for lower production costs.
The transistors or other switching devices in the circuits described herein are typically configured to be hard-switched, as previously described, at very high switching rates (i.e., with very small switching times). When a transistor of one of the circuits herein is in the off state with no substantial current flowing through it, it typically blocks a voltage between its drain and source terminals which is close to the circuit high voltage. When a transistor of one of the circuits herein is in the on state, it typically has substantial drain-source current passing through with only a small voltage across the device. The switching time of a switching transistor switched under hard-switching conditions is defined as follows. When the transistor is switched from the off state described above to the on state described above, the current through the device begins to increase at the onset of switching, the rate of increase being adjustable by adjusting the conditions of the control circuitry, while the voltage across the device remains approximately the same. The drain-source voltage across the device does not drop substantially until the point at which substantially all the load current is passing through the transistor. The time that elapses between the onset of switching and the drop in voltage across the device is referred to as the “switching time” for turning the transistor on. More specifically, the “switching time” for turning the transistor on can be defined as the time that elapses between the point at which the drain-source voltage equals 90% of the blocking voltage and the point at which the drain-source voltage equals 10% of the blocking voltage. The total voltage switched across the device divided by the switching time (dV/dt) is referred to as the “voltage switching rate” or just the “switching rate”.
In the case of switching the transistor from the on state to the off state, the voltage across the device increases to the off state voltage approximately at the onset of switching, while the decrease in current from the on state value to the off state value takes a longer time, the rate of decrease again being adjustable by adjusting the conditions of the control circuitry. The time that elapses between the onset of switching and the drop to zero current through the device is referred to as the “switching time” for turning the transistor off. More specifically, the “switching time” for turning the transistor off can be defined as the time that elapses between the point at which the drain-source voltage equals 10% of the blocking voltage and the point at which the drain-source voltage equals 90% of the blocking voltage. The total current switched through the device divided by the switching time (dI/dt) is referred to as the “current switching rate” or just the “switching rate”. In general, while shorter switching times (and therefore higher switching rates) typically result in lower switching losses, they typically also cause higher levels of EMI, which can degrade circuit components or damage them such that they are rendered inoperable.
In order to ensure proper operation of circuits having a schematic circuit layout such as in
Referring to the schematic layout of a bridge circuit illustrated in
A trench 76 is formed through the metal layer, exposing the ceramic material in the trench region and electrically isolating metal layer 75 around each of transistors 82, 84, and 86 from the remainder of metal layer 75. Leads 77, which are electrically connected to metal layer 75 in the lower portion 37 (i.e., the portion below the trench 76) of the substrate, are configured to be connected to a DC ground, thereby maintaining the metal layer 75 in the lower portion 37 at DC ground. Leads 78, which are electrically connected metal layer 75 in the upper portion 38 (i.e., the portion above the trench 76) of the substrate, are configured to be connected to a DC high voltage supply (not shown), thereby maintaining the metal layer 75 in the upper portion 38 at a DC high voltage. As used herein, two or more contacts or other items such as conductive layers or components are said to be “electrically connected” if they are connected by a material which is sufficiently conducting to ensure that the electric potential at each of the contacts or other items is substantially the same or about the same regardless of bias conditions. Gate leads 87 and source leads 88 are electrically connected to the respective gates and sources of transistors 81-86, for example with wire bonds 39 as shown (for clarity, only one wire bond is numbered 39 in
As seen in
While the layout of
The bridge circuit illustrated in
Referring back to
In the electronic component of
An example method of forming the electronic component of
Referring to
Next, as illustrated in
Transistors 101-106 could be enhancement-mode (E-mode) transistors, having a positive threshold voltage, or depletion-mode (D-mode) transistors, having a negative threshold voltage. In many high voltage or power switching applications, it is preferable that the transistors be enhancement-mode devices in order to prevent damage to the circuit in case of failure of any of transistors 101-106. Transistors 101-106 can also include an insulating or semi-insulating layer, for example a semi-insulating substrate such as Al2O3, silicon, or silicon carbide, between some or all of the device semiconductor layers and the DBC substrate on which they are mounted, in order to electrically isolate portions of the device from the DBC substrate.
While in
The source electrode 111 of the low-voltage E-mode transistor 109 and the gate electrode 115 of the high-voltage D-mode transistor 108 are both electrically connected together, for example with wire bonds 39 (shown in
A method for forming a hybrid device 107 such as that shown in
Next, as shown in
Next, as seen in
Hybrid device 107 is then formed by connecting E-mode transistor 109 to D-mode transistor 108 as shown in
Although not shown in
In order for heat to be effectively dissipated from E-mode transistor 109 during operation in structures where the E-mode transistor 109 is at least partially over the active device area 140 of the D-mode transistor 108, the thermal resistance between the E-mode transistor 109 and the D-mode transistor 108 can be made as small as possible. This can be achieved by increasing the cumulative area of all the vias 143 that are below source electrode 114, so that the ratio of the total via area to the total area of source electrode 114 is as large as possible. For example, the total via area can be at least 10% of the total area of source electrode 114.
As used herein, a “hybrid enhancement-mode electronic device or component”, or simply a “hybrid device or component”, is an electronic device or component formed of a depletion-mode transistor and a enhancement-mode transistor, where the depletion-mode transistor is capable of a higher operating and/or breakdown voltage as compared to the enhancement-mode transistor, and the hybrid device or component is configured to operate similarly to a single enhancement-mode transistor with a breakdown and/or operating voltage about as high as that of the depletion-mode transistor. That is, a hybrid enhancement-mode device or component includes at least 3 nodes having the following properties. When the first node (source node) and second node (gate node) are held at the same voltage, the hybrid enhancement-mode device or component can block a positive high voltage (i.e., a voltage larger than the maximum voltage that the enhancement-mode transistor is capable of blocking) applied to the third node (drain node) relative to the source node. When the gate node is held at a sufficiently positive voltage (i.e., greater than the threshold voltage of the enhancement-mode transistor) relative to the source node, current passes from the source node to the drain node or from the drain node to the source node when a sufficiently positive voltage is applied to the drain node relative to the source node. When the enhancement-mode transistor is a low-voltage device and the depletion-mode transistor is a high-voltage device, the hybrid component can operate similarly to a single high-voltage enhancement-mode transistor. The depletion-mode transistor can have a breakdown and/or maximum operating voltage that is at least two times, at least three times, at least five times, at least ten times, or at least twenty times that of the enhancement-mode transistor.
As used herein, a “high-voltage device”, such as a high-voltage transistor, is an electronic device which is optimized for high-voltage switching applications. That is, when the transistor is off, it is capable of blocking high voltages, such as about 300V or higher, about 600V or higher, about 1200V or higher, or about 1700V or higher, and when the transistor is on, it has a sufficiently low on-resistance (RON) for the application in which it is used, i.e., it experiences sufficiently low conduction loss when a substantial current passes through the device. A high-voltage device can at least be capable of blocking a voltage equal to the high-voltage supply or the maximum voltage in the circuit for which it is used. A high-voltage device may be capable of blocking 300V, 600V, 1200V, 1700V, or other suitable blocking voltage required by the application. In other words, a high-voltage device can block any voltage between 0V and at least Vmax, where Vmax is the maximum voltage that could be supplied by the circuit or power supply. In some implementations, a high-voltage device can block any voltage between 0V and at least 2*Vmax. As used herein, a “low-voltage device”, such as a low-voltage transistor, is an electronic device which is capable of blocking low voltages, such as between 0V and Vlow (where Vlow is less than Vmax), but is not capable of blocking voltages higher than Vlow. In some implementations, Vlow is equal to about |Vth|, greater than |Vth|, about 2*|Vth|, about 3*|Vth|, or between about |Vth| and 3*|Vth|, where |Vth| is the absolute value of the threshold voltage of a high-voltage transistor, such as a high-voltage-depletion mode transistor, contained within the hybrid component in which a low-voltage transistor is used. In other implementations, Vlow is about 10V, about 20V, about 30V, about 40V, or between about 5V and 50V, such as between about 10V and 40V. In yet other implementations, Vlow is less than about 0.5*Vmax, less than about 0.3*Vmax, less than about 0.1*Vmax, less than about 0.05*Vmax, or less than about 0.02*Vmax.
In typical power switching applications in which high-voltage switching transistors are used, the transistor is during the majority of time in one of two states. In the first state, which is commonly referred to as the “on state”, the voltage at the gate electrode relative to the source electrode is higher than the transistor threshold voltage, and substantial current flows through the transistor. In this state, the voltage difference between the source and drain is typically low, usually no more than a few volts, such as about 0.1-5 volts. In the second state, which is commonly referred to as the “off state”, the voltage at the gate electrode relative to the source electrode is lower than the transistor threshold voltage, and no substantial current, apart from off-state leakage current, flows through the transistor. In this second state, the voltage between the source and drain can range anywhere from about 0V to the value of the circuit high voltage supply, which in some cases can be as high as 100V, 300V, 600V, 1200V, 1700V, or higher, but can be less than the breakdown voltage of the transistor. In some applications, inductive elements in the circuit cause the voltage between the source and drain to be even higher than the circuit high voltage supply. Additionally, there are short times immediately after the gate has been switched on or off during which the transistor is in a transition mode between the two states described above. When the transistor is in the off state, it is said to be “blocking a voltage” between the source and drain. As used herein, “blocking a voltage” refers to the ability of a transistor, device, or component to prevent significant current, such as current that is greater than 0.001 times the average operating current during regular on-state conduction, from flowing through the transistor, device, or component when a voltage is applied across the transistor, device, or component. In other words, while a transistor, device, or component is blocking a voltage that is applied across it, the total current passing through the transistor, device, or component will not be greater than 0.001 times the average operating current during regular on-state conduction.
In some cases, the transistors of half bridges such as 121″-123″ of
In the half bridge of
The circuits described herein are designed such that the transistors can be switched at high switching rates without destabilizing the circuit or causing damage to circuit components. For example, when transistors such as III-N HEMTs, which are typically capable of high switching rates, are used for transistors 105′/105″ and 106′/106″, voltage switching rates dV/dt of greater than 40 Volts/nanosecond and current switching rates dI/dt of greater than 5 Amps/nanosecond are possible without causing the voltage across any of the transistors during switching to exceed 2*Vhigh, where Vhigh is the circuit high voltage. In some cases, voltage switching rates dV/dt of greater than 90 Volts/nanosecond and current switching rates dI/dt of greater than 10 Amps/nanosecond are possible without causing the voltage across any of the transistors during switching to exceed 2*Vhigh or 1.5*Vhigh.
A number of implementations have been described. Nevertheless, it will be understood that various modifications may be made without departing from the spirit and scope of the techniques and devices described herein. Accordingly, other implementations are within the scope of the following claims.
This is a divisional of U.S. application Ser. No. 14/950,303, filed on Nov. 24, 2015, which is a divisional of Ser. No. 13/690,103, filed on Nov. 30, 2012 (now U.S. Pat. No. 9,209,176), which claims priority to U.S. Provisional Application No. 61/568,022, filed on Dec. 7, 2011. The disclosures of the prior applications are considered part of and are incorporated by reference in the disclosure of this application.
Number | Name | Date | Kind |
---|---|---|---|
4384287 | Sakuma | May 1983 | A |
4728826 | Einzinger et al. | Mar 1988 | A |
4808853 | Taylor | Feb 1989 | A |
4864479 | Steigerwald et al. | Sep 1989 | A |
4965710 | Pelly et al. | Oct 1990 | A |
5198964 | Ito et al. | Mar 1993 | A |
5291065 | Arai et al. | Mar 1994 | A |
5379209 | Goff | Jan 1995 | A |
5493487 | Close et al. | Feb 1996 | A |
5637922 | Fillion et al. | Jun 1997 | A |
5767573 | Noda et al. | Jun 1998 | A |
5952856 | Horiguchi et al. | Sep 1999 | A |
6008684 | Ker et al. | Dec 1999 | A |
6107844 | Berg et al. | Aug 2000 | A |
6130831 | Matsunaga | Oct 2000 | A |
6172550 | Gold et al. | Jan 2001 | B1 |
6333617 | Itabashi et al. | Dec 2001 | B1 |
6395593 | Pendharkar et al. | May 2002 | B1 |
6521940 | Vu et al. | Feb 2003 | B1 |
6566749 | Joshi et al. | May 2003 | B1 |
6650169 | Faye et al. | Nov 2003 | B2 |
6770964 | Hiyoshi | Aug 2004 | B2 |
6781423 | Knoedgen | Aug 2004 | B1 |
6900657 | Bui et al. | May 2005 | B2 |
6914321 | Shinohara | Jul 2005 | B2 |
7116567 | Shelton et al. | Oct 2006 | B2 |
7304331 | Saito et al. | Dec 2007 | B2 |
7378883 | Hsueh | May 2008 | B1 |
7420224 | Milich et al. | Sep 2008 | B2 |
7443648 | Cutter et al. | Oct 2008 | B2 |
7477082 | Fukazawa | Jan 2009 | B2 |
7501669 | Parikh et al. | Mar 2009 | B2 |
7548112 | Sheppard | Jun 2009 | B2 |
7557434 | Malhan et al. | Jul 2009 | B2 |
7612602 | Yang et al. | Nov 2009 | B2 |
7639064 | Hsiao et al. | Dec 2009 | B2 |
7719055 | McNutt et al. | May 2010 | B1 |
7746020 | Schnetzka et al. | Jun 2010 | B2 |
7804328 | Pentakota et al. | Sep 2010 | B2 |
7851825 | Suh et al. | Dec 2010 | B2 |
7875907 | Honea et al. | Jan 2011 | B2 |
7875914 | Sheppard | Jan 2011 | B2 |
7915643 | Suh et al. | Mar 2011 | B2 |
7920013 | Sachdev et al. | Apr 2011 | B2 |
7965126 | Honea et al. | Jun 2011 | B2 |
8013580 | Cervera et al. | Sep 2011 | B2 |
8018056 | Hauenstein | Sep 2011 | B2 |
8441128 | Domes | May 2013 | B2 |
8604611 | Hauenstein | Dec 2013 | B2 |
8896131 | Bhalla et al. | Nov 2014 | B2 |
9209176 | Wu et al. | Dec 2015 | B2 |
20020125920 | Stanley | Sep 2002 | A1 |
20020163070 | Choi | Nov 2002 | A1 |
20030178654 | Thornton | Sep 2003 | A1 |
20040178831 | Li et al. | Sep 2004 | A1 |
20050052221 | Kohnotoh et al. | Mar 2005 | A1 |
20050067716 | Mishra et al. | Mar 2005 | A1 |
20050077947 | Münzer et al. | Apr 2005 | A1 |
20050146310 | Orr | Jul 2005 | A1 |
20050189561 | Kinzer et al. | Sep 2005 | A1 |
20050189562 | Kinzer et al. | Sep 2005 | A1 |
20050218964 | Oswald et al. | Oct 2005 | A1 |
20060033122 | Pavier et al. | Feb 2006 | A1 |
20060043499 | De Cremoux et al. | Mar 2006 | A1 |
20060060871 | Beach | Mar 2006 | A1 |
20060102929 | Okamoto et al. | May 2006 | A1 |
20060163648 | Hauenstein et al. | Jul 2006 | A1 |
20060176007 | Best | Aug 2006 | A1 |
20060237825 | Pavier et al. | Oct 2006 | A1 |
20060238234 | Benelbar et al. | Oct 2006 | A1 |
20060261473 | Connah et al. | Nov 2006 | A1 |
20070018210 | Sheppard | Jan 2007 | A1 |
20070080672 | Yang | Apr 2007 | A1 |
20070090373 | Beach et al. | Apr 2007 | A1 |
20070138651 | Hauenstein | Jun 2007 | A1 |
20070146045 | Koyama | Jun 2007 | A1 |
20070278518 | Chen et al. | Dec 2007 | A1 |
20080017998 | Pavio | Jan 2008 | A1 |
20080018366 | Hanna | Jan 2008 | A1 |
20080122418 | Briere et al. | May 2008 | A1 |
20080136390 | Briere | Jun 2008 | A1 |
20080158110 | Iida et al. | Jul 2008 | A1 |
20080191216 | Machida et al. | Aug 2008 | A1 |
20080191342 | Otremba | Aug 2008 | A1 |
20080203559 | Lee et al. | Aug 2008 | A1 |
20080248634 | Beach | Oct 2008 | A1 |
20080272404 | Kapoor | Nov 2008 | A1 |
20080283844 | Hoshi et al. | Nov 2008 | A1 |
20090065810 | Honea et al. | Mar 2009 | A1 |
20090072269 | Suh et al. | Mar 2009 | A1 |
20090167411 | Machida et al. | Jul 2009 | A1 |
20090180304 | Bahramian et al. | Jul 2009 | A1 |
20090201072 | Honea et al. | Aug 2009 | A1 |
20090215230 | Muto et al. | Aug 2009 | A1 |
20090236728 | Satou et al. | Sep 2009 | A1 |
20090278513 | Bahramian et al. | Nov 2009 | A1 |
20090315594 | Pentakota et al. | Dec 2009 | A1 |
20100067275 | Wang et al. | Mar 2010 | A1 |
20100073067 | Honea | Mar 2010 | A1 |
20100097119 | Ma et al. | Apr 2010 | A1 |
20100117095 | Zhang | May 2010 | A1 |
20100201439 | Wu et al. | Aug 2010 | A1 |
20110019450 | Callanan et al. | Jan 2011 | A1 |
20110025397 | Wang et al. | Feb 2011 | A1 |
20110121314 | Suh et al. | May 2011 | A1 |
20110169549 | Wu | Jul 2011 | A1 |
20110241170 | Haeberlen et al. | Oct 2011 | A1 |
20110249477 | Honea et al. | Oct 2011 | A1 |
20120199875 | Bhalla et al. | Aug 2012 | A1 |
20130043593 | Domes | Feb 2013 | A1 |
20130140684 | Hauenstein | Jun 2013 | A1 |
20130147540 | Wu et al. | Jun 2013 | A1 |
Number | Date | Country |
---|---|---|
101814854 | Aug 2010 | CN |
101978589 | Feb 2011 | CN |
102165694 | Aug 2011 | CN |
102308387 | Jan 2012 | CN |
0 427 143 | May 1991 | EP |
2 188 842 | May 2010 | EP |
2 243 213 | Oct 2010 | EP |
5-075040 | Mar 1993 | JP |
6-067744 | Mar 1994 | JP |
H09-129822 | May 1997 | JP |
2000-101356 | Apr 2000 | JP |
2000-124358 | Apr 2000 | JP |
2003-244943 | Aug 2003 | JP |
2003-338742 | Nov 2003 | JP |
2004-281454 | Oct 2004 | JP |
2005-251839 | Sep 2005 | JP |
2006-033723 | Feb 2006 | JP |
2006-173754 | Jun 2006 | JP |
2007-036218 | Feb 2007 | JP |
2007-215331 | Aug 2007 | JP |
2007-294769 | Nov 2007 | JP |
2008-199771 | Aug 2008 | JP |
2010-539712 | Dec 2010 | JP |
2011-018740 | Jan 2011 | JP |
2011-512119 | Apr 2011 | JP |
2012-517699 | Aug 2012 | JP |
200941920 | Oct 2009 | TW |
201027912 | Jul 2010 | TW |
201036155 | Oct 2010 | TW |
201126686 | Aug 2011 | TW |
201143017 | Dec 2011 | TW |
WO 2009036181 | Mar 2009 | WO |
WO 2009102732 | Aug 2009 | WO |
WO 2010039463 | Apr 2010 | WO |
WO 2010090885 | Aug 2010 | WO |
WO 2011053981 | May 2011 | WO |
WO 2011085260 | Jul 2011 | WO |
WO 2011097302 | Aug 2011 | WO |
Entry |
---|
Notification of First Office Action in CN Application No. 201280068875.4, dated Jun. 24, 2016, 12 pages. |
Official Letter and Search Report from Taiwan Intellectual Property Office in TW Application No. 101146143, dated Oct. 5, 2016, 8 pages. |
Authorized officer Keon Hyeong Kim, International Search Report and Written Opinion in PCT/US2008/076160 dated Mar. 18, 2009, 11 pages. |
Authorized officer Simin Baharlou, International Preliminary Report on Patentability in PCT/US2008/076160, dated Mar. 25, 2010, 6 pages. |
Authorized officer Jae Woo Wee, International Search Report and Written Opinion in PCT/US2009/033699, dated Sep. 21, 2009, 11 pages. |
Authorized officer Dorothée Müllhausen, International Preliminary Report on Patentability in PCT/US2009/033699, dated Aug. 26, 2010, 6 pages. |
Authorized officer Sung Hee Kim, International Search Report and the Written Opinion in PCT/US2009/057554, dated May 10, 2010, 13 pages. |
Authorized Officer Gijsbertus Beijer, International Preliminary Report on Patentability in PCT/US2009/057554, dated Mar. 29, 2011, 7 pages. |
Authorized officer Sung Chan Chung, International Search Report and Written Opinion for PCT/US2010/021824, dated Aug. 23, 2010, 9 pages. |
Authorized officer Beate Giffo-Schmitt, International Preliminary Report on Patentability in PCT/US2010/021824, dated Aug. 18, 2011, 6 pages. |
Authorized officer Bon Gyoung Goo, International Search Report and Written Opinion in PCT/US2010/055129, dated Jul. 1, 2011, 11 pages. |
Authorized officer Yolaine Cussac, International Preliminary Report on Patentability in PCT/US2010/055129, dated May 18, 2012, 6 pages. |
Authorized officer Sung Joon Lee, International Search Report and Written Opinion in PCT/US2011/020592, dated Sep. 19, 2011, 9 pages. |
Authorized officer Philippe Bécamel, International Preliminary Report on Patentability in PCT/US2011/020592, dated Jul. 19, 2012, 7 pages. |
Authorized officer Kee Young Park, International Search Report and Written Opinion in PCT/US2011/023485, dated Sep. 23, 2011, 10 pages. |
Authorized officer Nora Lindner, International Preliminary Report on Patentability in PCT/US2011/023485, dated Aug. 16, 2012, 7 pages. |
Authorized officer Kwak In Gu, International Search Report and Written Opinion in PCT/US2012/026810, dated Jan. 23, 2013, 10 pages. |
Authorized officer Lingfei Bai, International Preliminary Report on Patentability in PCT/US2012/026810, dated Sep. 12, 2013, 6 pages. |
Authorized officer San Won Choi, International Search Report and Written Opinion in PCT/US2012/067569, dated Jun. 25, 2013, 12 pages. |
Authorized officer Simin Baharlou, International Preliminary Report on Patentability in PCT/US2012/067569, dated Jun. 19, 2014, 7 pages. |
European Search Report in Application No. EP 12 855 693.3, dated Aug. 14, 2015, 3 pages. |
Communication pursuant to Article 94(3) EPC in Application No. EP 12 855 693.3, dated Aug. 26, 2015, 5 pages. |
Search Report and Action in TW Application No. 098132132, dated Dec. 6, 2012, 8 pages. |
Chen et al., “Single-Chip Boost Converter Using Monolithically Integrated AlGan/GaN Lateral Field-Effect Rectifier and Normally Off HEMT,” IEEE Electron Device Letters, May 2009, 30(5):430-432. |
Napierala et al., “Selective GaN Epitaxy on Si(111) Substrates Using Porous Aluminum Oxide Buffer Layers,” Journal of the Electrochemical Society, 2006. 153(2):G125-G127, 4 pages. |
Wu et al., “A 97.8% Efficient GaN HEMT Boost Converter with 300-W Output Power at 1 MHz,” Electronic Device Letters, 2008, IEEE, 29(8):824-826. |
Notice of Reasons for Rejection in JP Application No. 2014-545966, dated Nov. 22, 2016, 8 pages. |
Number | Date | Country | |
---|---|---|---|
20160240470 A1 | Aug 2016 | US |
Number | Date | Country | |
---|---|---|---|
61568022 | Dec 2011 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14950303 | Nov 2015 | US |
Child | 15138681 | US | |
Parent | 13690103 | Nov 2012 | US |
Child | 14950303 | US |