The present invention relates to stacked microelectronic assemblies and methods of making such assemblies, and to components useful in such assemblies.
Semiconductor chips are commonly provided as individual, prepackaged units. A standard chip has a flat, rectangular body with a front surface having contacts connected to the active circuitry of the chip. Each individual chip typically is mounted in a package which, in turn, is mounted on a circuit panel such as a printed circuit board and which connects the contacts of the chip to conductors of the circuit panel. In many conventional designs, the chip package occupies an area of the circuit panel considerably larger than the area of the chip itself. As used in this disclosure with reference to a flat chip having a front surface, the “area of the chip” should be understood as referring to the area of the front surface.
In “flip chip” designs, the front surface of the chip confronts a surface of a package substrate, i.e., a chip carrier, and the contacts on the chip are bonded directly to contacts of the chip carrier by solder balls or other connecting elements. In turn, the chip carrier can be bonded to a circuit panel through terminals overlying the front surface of the chip. The “flip chip” design provides a relatively compact arrangement; each chip occupies an area of the circuit panel equal to or slightly larger than the area of the chip's front surface, such as disclosed, for example, in certain embodiments of commonly-assigned U.S. Pat. Nos. 5,148,265, 5,148,266, and 5,679,977, the disclosures of which are incorporated herein by reference.
Besides minimizing the planar area of the circuit panel occupied by microelectronic assembly, it is also desirable to produce a chip package that presents a low overall height or dimension perpendicular to the plane of the circuit panel. Such thin microelectronic packages allow for placement of a circuit panel having the packages mounted therein in close proximity to neighboring structures, thus reducing the overall size of the product incorporating the circuit panel.
It has also been proposed to package plural chips in a “stacked” arrangement, i.e., an arrangement where plural chips are placed one on top of another. In a stacked arrangement, several chips can be mounted in an area of the circuit panel that is less than the total area of the chips. Certain stacked chip arrangements are disclosed, for example, in certain embodiments of the aforementioned U.S. Pat. Nos. 5,148,265, 5,679,977, and U.S. Pat. No. 5,347,159, the disclosure of which is incorporated herein by reference. U.S. Pat. No. 4,941,033, also incorporated herein by reference, discloses an arrangement in which chips are stacked on top of another and interconnected with one another by conductors on so-called “wiring films” associated with the chips.
Conventional chip contacts may have reliability challenges because of a non-optimal stress distribution at the contact and a mismatch of the coefficient of thermal expansion (CTE) between a semiconductor chip, for example, and the structure to which the chip is bonded. For example, when conductive contacts at a surface of a semiconductor chip are insulated by a relatively thin and stiff dielectric material, significant stresses may be present at the contacts. In addition, when the semiconductor chip is bonded to conductive elements of a polymeric substrate, the electrical connections between the chip and the higher CTE structure of the substrate will be under stress due to CTE mismatch.
Size is a significant consideration in any physical arrangement of chips. The demand for more compact physical arrangements of chips has become even more intense with the rapid progress of portable electronic devices. Merely by way of example, devices commonly referred to as “smart phones” integrate the functions of a cellular telephone with powerful data processors, memory and ancillary devices such as global positioning system receivers, electronic cameras, and local area network connections along with high-resolution displays and associated image processing chips. Such devices can provide capabilities such as full internet connectivity, entertainment including full-resolution video, navigation, electronic banking and more, all in a pocket-size device. Complex portable devices require packing numerous chips into a small space. Moreover, some of the chips have many input and output connections, commonly referred to as “I/O's.” These I/O's must be interconnected with the I/O's of other chips. The interconnections should be short and should have low impedance to minimize signal propagation delays. The components which form the interconnections should not greatly increase the size of the assembly. Similar needs arise in other applications as, for example, in data servers such as those used in internet search engines. For example, structures which provide numerous short, low-impedance interconnects between complex chips can increase the bandwidth of the search engine and reduce its power consumption.
Despite the advances that have been made in semiconductor contact formation and interconnection, there is still a need for improvements in order to minimize the size of semiconductor chips, while enhancing electrical interconnection reliability. These attributes of the present invention are achieved by the construction of the microelectronic packages as described hereinafter.
In accordance with an aspect of the invention, a microelectronic assembly can include a substrate and an electrically conductive element. The substrate can have a CTE less than 10 ppm/° C., a major surface having a recess not extending through the substrate, and a material having a modulus of elasticity less than 10 GPa disposed within the recess. The electrically conductive element can include a joining portion overlying the recess and extending from an anchor portion supported by the substrate. The joining portion can be at least partially exposed at the major surface for connection to a component external to the microelectronic unit.
In one embodiment, the substrate can have a CTE less than 7 ppm/° C. In a particular embodiment, the joining portion can be movable so as to reduce stresses on the joining portion, such as may be present during operation, manufacturing, or testing of the microelectronic unit. In an exemplary embodiment, the substrate can consist essentially of one material selected from the group consisting of: semiconductor, glass, and ceramic. In one embodiment, the substrate can include a plurality of active semiconductor devices and the conductive element can be electrically connected with at least one of the plurality of active semiconductor devices. In a particular embodiment, the material disposed within the recess can include at least one material selected from the group consisting of: polyimide, silicone, and epoxy.
In an exemplary embodiment, the recess may not extend through the substrate. In one embodiment, the joining portion can extend in a direction substantially parallel to the major surface of the substrate. In a particular embodiment, the anchor portion and the joining portion can extend in the same direction. In an exemplary embodiment, the conductive element can be electrically coupled with a conductive via extending towards a second surface of the substrate opposite the major surface. In one embodiment, the conductive via can be exposed at the second surface. In a particular embodiment, the conductive via can extend within a hole in the substrate extending from the second surface to the major surface.
In one embodiment, the hole can include a first opening extending from the major surface towards the second surface and a second opening extending from the first opening to the second surface. Inner surfaces of the first and second openings can extend in first and second directions relative to the major surface, respectively, to define a substantial angle. In an exemplary embodiment, a stacked assembly can include at least first and second microelectronic units, the second microelectronic unit being stacked with the first microelectronic unit, with the substrate of the first microelectronic unit therein being electrically connected with a substrate of the second microelectronic unit. In a particular embodiment, the stacked assembly can further include a conductive mass electrically coupled to the joining portion of the first microelectronic unit and a conductive element of the second microelectronic unit.
In accordance with another aspect of the invention, a microelectronic assembly can include a substrate and an electrically conductive element. The substrate can have a CTE less than 10 ppm/° C., a major surface having a recess not extending through the substrate, and a material having a modulus of elasticity less than 10 GPa disposed within the recess. The electrically conductive element can have an anchor portion fixed relative to the substrate, a joining portion at least partially overlying the recess, and a connecting portion extending downwardly from the joining portion to the anchor portion. The joining portion can extend in a direction away from the anchor portion and can be exposed at the major surface for connection to a component external to the microelectronic unit. The connecting portion can have a contour not conforming to a contour of an inner surface of the recess.
In an exemplary embodiment, the substrate can have a CTE less than 7 ppm/° C. In one embodiment, the joining portion can be movable so as to reduce stresses on the joining portion, such as may be present during operation, manufacturing, or testing of the microelectronic unit. In a particular embodiment, the substrate can consist essentially of one material selected from the group consisting of: semiconductor, glass, and ceramic. In one embodiment, the substrate can include a plurality of active semiconductor devices and the conductive element can be electrically connected with at least one of the plurality of active semiconductor devices. In an exemplary embodiment, the connecting portion can extend into the recess.
In a particular embodiment, the conductive element can be electrically coupled with a conductive via extending towards a second surface of the substrate opposite the major surface. In one embodiment, the conductive via can be exposed at the second surface. In an exemplary embodiment, the conductive via can extend within a hole in the substrate extending from the second surface to the major surface. In a particular embodiment, the hole can include a first opening extending from the major surface towards the second surface and a second opening extending from the first opening to the second surface. Inner surfaces of the first and second openings can extend in first and second directions relative to the major surface, respectively, to define a substantial angle. In one embodiment, the anchor portion can have a contour conforming to a contour of an inner surface of the hole. In an exemplary embodiment, the joining portion can define an internal aperture.
In one embodiment, the aperture can extend through the joining portion into the connecting portion. In a particular embodiment, at least a portion of the aperture can be filled with a dielectric material. In an exemplary embodiment, a stacked assembly can include at least first and second microelectronic units, the second microelectronic unit being stacked with the first microelectronic unit, with the substrate of the first microelectronic unit therein being electrically connected with a substrate of the second microelectronic unit. In a particular embodiment, the stacked assembly can further include a conductive mass electrically coupled to the joining portion of the first microelectronic unit and a conductive element of the second microelectronic unit.
In accordance with yet another aspect of the invention, a method of fabricating a microelectronic unit can include the steps of forming an electrically conductive element supported on a major surface of a substrate having a CTE less than 10 ppm/° C., removing material supporting at least a joining portion of the conductive element from the major surface to form a recess not extending through the substrate, and depositing a material within the recess having a modulus of elasticity less than 10 GPa. The joining portion may not be supported by the substrate while an anchor portion of the conductive element adjacent the joining portion may be supported by the substrate. The joining portion can be at least partially exposed at the major surface of the substrate for connection to a component external to the microelectronic unit.
In one embodiment, the substrate can have a CTE less than 7 ppm/° C. In an exemplary embodiment, the substrate can consist essentially of one material selected from the group consisting of: semiconductor, glass, and ceramic. In a particular embodiment, the substrate can include a plurality of active semiconductor devices, and the step of forming the conductive element can electrically connect the conductive element with at least one of the plurality of active semiconductor devices. In an exemplary embodiment, the step of forming the conductive element can be performed such that the joining portion is disposed substantially parallel to the major surface. In one embodiment, the method can further include the steps of removing material from the substrate to form a hole extending from the major surface to a second surface of the substrate opposite the major surface, and forming a conductive via extending within the hole such that the conductive via is electrically coupled with the conductive element and extends towards the second surface.
In a particular embodiment, the step of removing material from the substrate to form a hole can include forming a first opening extending from the major surface towards the second surface and a second opening extending from the first opening to the second surface. The inner surfaces of the first and second openings can extend in first and second directions relative to the major surface, respectively, to define a substantial angle. In one embodiment, a method of fabricating a stacked assembly including at least first and second microelectronic units can further include the step of electrically connecting the substrate of the first microelectronic unit to a substrate of the second microelectronic unit.
In accordance with still another aspect of the invention, a method of fabricating a microelectronic unit can include the steps of removing material from a substrate having a CTE less than 10 ppm/° C. to form a hole extending from a major surface of the substrate to a second surface opposite the major surface, forming an electrically conductive element having a joining portion extending above and supported on the major surface, an anchor portion fixed relative to the substrate, and a connecting portion extending downwardly from the joining portion to the anchor portion, removing material supporting at least a joining portion of the conductive element from the major surface to form a recess such that the joining portion at least partially overlies the recess, and depositing a material within the recess having a modulus of elasticity less than 10 GPa. A surface of the connecting portion can have a contour conforming to a contour of an inner surface of the hole. The contour of the surface of the connecting portion may not conform to a contour of an inner surface of the recess. The joining portion can be at least partially exposed at the major surface of the substrate for connection to a component external to the microelectronic unit.
In a particular embodiment, the substrate can have a CTE less than 7 ppm/° C. In an exemplary embodiment, the method of fabricating a microelectronic unit can further include, before the step of forming the conductive element, forming a conductive via extending within the hole and extending towards the second surface, such that the step of forming the conductive element electrically couples the conductive element with the conductive via. In one embodiment, the step of forming the conductive element can be performed such that the joining portion is non-centered relative to the connecting portion. In a particular embodiment, the substrate can consist essentially of one material selected from the group consisting of: semiconductor, glass, and ceramic. In an exemplary embodiment, the substrate can includes a plurality of active semiconductor devices, and the step of forming the conductive element can electrically connect the conductive element with at least one of the plurality of active semiconductor devices. In one embodiment, the step of forming the conductive element can be performed such that the joining portion defines an internal aperture. In a particular embodiment, the step of forming the conductive element can be performed such that the aperture extends through the joining portion into the connecting portion.
In one embodiment, the method of fabricating a microelectronic unit can further include the step of depositing a dielectric material into at least a portion of the aperture. In a particular embodiment, the step of removing material from the substrate to form a hole can include forming a first opening extending from the major surface towards the second surface and a second opening extending from the first opening to the second surface. The inner surfaces of the first and second openings can extend in first and second directions relative to the major surface, respectively, to define a substantial angle. In an exemplary embodiment, a method of fabricating a stacked assembly including at least first and second microelectronic units can further include the step of electrically connecting the substrate of the first microelectronic unit to a substrate of the second microelectronic unit.
Further aspects of the invention provide systems which incorporate microelectronic structures according to the foregoing aspects of the invention, composite chips according to the foregoing aspects of the invention, or both in conjunction with other electronic devices. For example, the system may be disposed in a single housing, which may be a portable housing. Systems according to preferred embodiments in this aspect of the invention may be more compact than comparable conventional systems.
Further aspects of the invention provide modules that can include a plurality of microelectronic assemblies according to the foregoing aspects of the invention. Each module can have a common electrical interface for transport of signals to and from each of said microelectronic assemblies.
With reference to
The first microelectronic unit 12 includes a substrate 20 having a recess 30 extending from a major surface 21 partially through the substrate towards a second surface 22 opposite the major surface, and a conductive element 40 having an anchor portion 41 supported by the substrate, a joining portion 42 extending from the anchor portion, the joining portion at least partially overlying the recess 30 and at least partially exposed at the major surface for interconnection with a component external to the first microelectronic unit, and an end portion 46. As shown, the end portion 46 is located at an end of the joining portion 42. A dielectric region 50 overlies an inner surface 31 at least within the recess 30.
In
The substrate 20 preferably has a coefficient of thermal expansion (“CTE”) less than 10*10−6/° C. (or ppm/° C.). In a particular embodiment, the substrate 20 can have a coefficient of thermal expansion (“CTE”) less than 7*10−6/° C. (or ppm/° C.). The substrate 20 preferably consists essentially of a material such as semiconductor, glass, or ceramic. In embodiments wherein the substrate 20 is made of a semiconductor, such as silicon, a plurality of active semiconductor devices (e.g., transistors, diodes, etc.) can be disposed in an active semiconductor region thereof located at and/or below the major surface 21 or the second surface 22. The thickness of the substrate 20 between the major surface 21 and the second surface 22 typically is less than 200 μm, and can be significantly smaller, for example, 130 μm, 70 μm or even smaller.
The substrate 20 can further include a dielectric layer disposed between the major surface 21 and at least one conductive element 40. A dielectric layer can overlie the second surface 22. Such a dielectric layer can electrically insulate conductive elements from the substrate 20. One or both of these dielectric layers can be referred to as a “passivation layer” of the first microelectronic unit 12. The dielectric layer can include an inorganic or organic dielectric material or both. The dielectric layer may include an electrodeposited conformal coating or other dielectric material, for example, a photoimageable polymeric material, for example, a solder mask material.
The microelectronic element 12 can include one or more conductive elements 40 exposed at the major surface 21 of the substrate 20. The joining portion 42 of each conductive element 40 can be exposed at the major surface 21 for interconnection with a component external to the first microelectronic element 12, such as the second microelectronic element 14. While not specifically shown in the figures, active semiconductor devices in the substrate 20 can be conductively connected to the joining portions 42. The active semiconductor devices, thus, can be accessible conductively through wiring incorporated extending within or above one or more dielectric layers of the substrate 20. The conductive elements 40 (and any of the other conductive elements described herein) can be made from any electrically conductive metal, including for example, copper or gold.
As shown, for example, in
The joining portion 42 can be aligned with the recess 30 and can be disposed wholly or partly within an area of the substrate 20 defined by the recess. As seen in
As used in this disclosure, a statement that an electrically conductive element is “exposed at” a surface of a substrate or a dielectric element overlying a surface of the substrate indicates that the electrically conductive element is available for contact with a theoretical point moving in a direction perpendicular to the surface of the dielectric element toward the surface of the dielectric element from outside the dielectric element. Thus, a terminal or other conductive element which is exposed at a surface of a dielectric element may project from such surface; may be flush with such surface; or may be recessed relative to such surface and exposed through a hole or depression in the dielectric.
While essentially any technique usable for forming conductive elements can be used to form the conductive elements described herein, particular techniques as discussed in greater detail in the commonly owned U.S. patent application Ser. No. 12/842,669, filed Jul. 23, 2010, can be employed, which is hereby incorporated by reference herein. Such techniques can include, for example, selectively treating a surface with a laser or with mechanical processes such as milling or sandblasting so as to treat those portions of the surface along the path where the conductive element is to be formed differently than other portions of the surface. For example, a laser or mechanical process may be used to ablate or remove a material such as a sacrificial layer from the surface only along a particular path and thus form a groove extending along the path. A material such as a catalyst can then be deposited in the groove, and one or more metallic layers can be deposited in the groove.
The end portion 46 of the conductive element 40 is shown in the figures as not extending laterally (i.e., in a direction parallel to the major surface 21 of the substrate 20) beyond an outer boundary 32 (
The recess 30 extends from the major surface 21 partially through the substrate 20 towards the second surface 22. The inner surface 31 of the recess 30 can extend from the major surface 21 through the substrate 20 at any angle. Preferably, the inner surface 31 extends from the major surface 21 at an angle between 0 and 90 degrees to the horizontal plane defined by the major surface 21. The inner surface 31 can have a constant slope or a varying slope. For example, the angle or slope of the inner surface 31 relative to the horizontal plane defined by the major surface 21 can decrease in magnitude (i.e., become less positive or less negative) as the inner surface 31 penetrates further towards the second surface 22.
The recess 30 can have any bottom-view shape, including for example, an oval, as shown in
In a particular embodiment, the recess 30 can be a rectangular channel with a plurality of joining portions 42 at least partially overlying the recess, as shown in
In the embodiments shown, the dielectric region 50 fills the recess 30 such that a contour of the dielectric region conforms to a contour of the recess (i.e., the shape of the inner surface 31 of the recess). The dielectric region 50 can provide good dielectric isolation with respect to the substrate 20. The dielectric region 50 can be compliant, having a sufficiently low modulus of elasticity and sufficient thickness such that the product of the modulus and the thickness provide compliancy. Preferably, the joining portion 42 of the conductive element 40 at least partially overlies the dielectric region 50. A compliant dielectric region 50 can allow the joining portion 42 of the conductive element 40 to flex or move somewhat relative to the substrate 20 and the anchor portion 41 of the conductive element supported thereon when an external load is applied to the joining portion. In that way, the bond between the joining portions 42 of the first microelectronic unit 12 and terminals of the second microelectronic unit 14 may be able to better withstand thermal strain due to mismatch of the coefficient of thermal expansion (“CTE”) between the first and second microelectronic units.
As used herein in connection with a joining portion of a conductive element, “movable” shall mean that the joining portion is capable of being displaced relative to the major surface of the substrate by an external load applied thereto, to the extent that the displacement appreciably relieves or reduces mechanical stresses, such as those caused by differential thermal expansion during operation, manufacturing, or testing of the microelectronic unit which would be present in the electrical connection with the conductive element absent such displacement.
The degree of compliancy provided by the product of the thickness of the dielectric region 50 and its modulus of elasticity can be sufficient to compensate for strain applied to the joining portions 42 due to thermal expansion mismatch between the first microelectronic unit 12 and the second microelectronic unit 14 to which the first microelectronic unit is mounted through the joining portions. An underfill (not shown) can be provided between an outer surface 51 of the dielectric region 50 and such second microelectronic unit 14 to enhance resistance to thermal strain due to CTE mismatch.
In the embodiments shown, the outer surface 51 (
A dielectric layer 25 can overlie the major surface 21 of the substrate 20 and portions of the conductive elements 40 that are not the joining portions 42, to provide good dielectric isolation with respect to the substrate and the portions of the conductive elements that are not the joining portions. The dielectric layer 25 can include an inorganic or organic dielectric material or both. In a particular embodiment, the dielectric layer 25 can include the same compliant dielectric material as the dielectric region 50. In an exemplary embodiment, the dielectric layer 25 can be formed continuously with the dielectric region 50.
The second microelectronic unit 14 can include a substrate 15 and conductive contacts 16a and 16b at least partially exposed at a major surface 17 of the substrate for interconnection with joining portions 42 of the first microelectronic unit 12. By providing joining portions 42 in the first microelectronic unit 12 and rear conductive contacts 14 in the second microelectronic unit 14, a plurality of microelectronic units can be stacked one on top of the other to form the stacked microelectronic assembly 10. In such arrangement, the joining portions 42 are aligned with the conductive contacts 16a and 16b.
As shown in
Connection between the first microelectronic unit 12 and the second microelectronic unit 14 can be through conductive masses 18. The dielectric layer 25 and the dielectric region 50 at the major surface 21 of the substrate 20 and a dielectric layer (e.g., a passivation layer) overlying the major surface 17 of the substrate 15 can provide electrical isolation between the first microelectronic unit 12 and the second microelectronic unit 14 except where interconnection is provided.
The conductive masses 18 can comprise a fusible metal having a relatively low melting temperature, e.g., solder, tin, or a eutectic mixture including a plurality of metals. Alternatively, the conductive masses 18 can include a wettable metal, e.g., copper or other noble metal or non-noble metal having a melting temperature higher than that of solder or another fusible metal. Such wettable metal can be joined with a corresponding feature, e.g., a fusible metal feature of an interconnect element such as the second microelectronic unit 14 to externally interconnect the first microelectronic unit 12 to such interconnect element. In a particular embodiment, the conductive masses 18 can include a conductive material interspersed in a medium, e.g., a conductive paste, e.g., metal-filled paste, solder-filled paste or isotropic conductive adhesive or anisotropic conductive adhesive.
A method of fabricating the microelectronic assembly 10 (
In the stage of fabrication illustrated in
Various methods can be used to form the dielectric layer 25. In one example, a flowable dielectric material is applied to the major surface 21 of the substrate 20, and the flowable material is then more evenly distributed across the major surface during a “spin-coating” operation, followed by a drying cycle which may include heating. In another example, a thermoplastic film of dielectric material can be applied to the major surface 21 after which the assembly is heated, or is heated in a vacuum environment, i.e., placed in an environment under lower than ambient pressure. In another example, vapor deposition can be used to form the dielectric layer 25.
In still another example, the assembly including the substrate 20 can be immersed in a dielectric deposition bath to form a conformal dielectric coating or dielectric layer 25. As used herein, a “conformal coating” is a coating of a particular material that conforms to a contour of the surface being coated, such as when the dielectric layer 25 conforms to a contour of the major surface 21. An electrochemical deposition method can be used to form the conformal dielectric layer 25, including for example, electrophoretic deposition or electrolytic deposition.
In one example, an electrophoretic deposition technique can be used to form the conformal dielectric coating, such that the conformal dielectric coating is only deposited onto exposed conductive and semiconductive surfaces of the assembly. During deposition, the semiconductor device wafer is held at a desired electric potential and an electrode is immersed into the bath to hold the bath at a different desired potential. The assembly is then held in the bath under appropriate conditions for a sufficient time to form an electrodeposited conformal dielectric layer 25 on exposed surfaces of the substrate which are conductive or semiconductive, including but not limited to along the major surface 21. Electrophoretic deposition occurs so long as a sufficiently strong electric field is maintained between the surface to be coated thereby and the bath. As the electrophoretically deposited coating is self-limiting in that after it reaches a certain thickness governed by parameters, e.g., voltage, concentration, etc. of its deposition, deposition stops.
Electrophoretic deposition forms a continuous and uniformly thick conformal coating on conductive and/or semiconductive exterior surfaces of the assembly. In addition, the electrophoretic coating can be deposited so that it does not form on a remaining passivation layer overlying the major surface 21, due to its dielectric (nonconductive) property. Stated another way, a property of electrophoretic deposition is that is does not form on a layer of dielectric material overlying a conductor provided that the layer of dielectric material has sufficient thickness, given its dielectric properties. Typically, electrophoretic deposition will not occur on dielectric layers having thicknesses greater than about 10 microns to a few tens of microns. The conformal dielectric layer 25 can be formed from a cathodic epoxy deposition precursor. Alternatively, a polyurethane or acrylic deposition precursor could be used. A variety of electrophoretic coating precursor compositions and sources of supply are listed in Table 1 below.
In another example, the dielectric layer can be formed electrolytically. This process is similar to electrophoretic deposition, except that the thickness of the deposited layer is not limited by proximity to the conductive or semiconductive surface from which it is formed. In this way, an electrolytically deposited dielectric layer can be formed to a thickness that is selected based on requirements, and processing time is a factor in the thickness achieved.
Thereafter, in the stage of fabrication illustrated in
The inner surfaces 31 of the recess 30, extending downwardly from the major surface 21 towards the second surface 22, may be sloped, i.e., may extend at angles other a normal angle (right angle) to the major surface, as shown in
Alternatively, instead of being sloped, the inner surfaces of the recess 30 may extend in a vertical or substantially vertical direction downwardly from the major surface 21 substantially at right angles to the major surface. Anisotropic etching processes, laser ablation, mechanical removal processes, e.g., milling, ultrasonic machining, directing a jet of fine abrasive particles towards the substrate 20, among others, can be used to form recesses 30 having essentially vertical inner surfaces.
Thereafter, in the stage of fabrication illustrated in
Thereafter, referring again to
Referring now to
The first microelectronic unit 112 includes a substrate 120 having a recess 130a and 130b extending from a major surface 121 partially through the substrate towards a second surface 122 opposite the major surface, and conductive elements 140a and 140b each having a respective anchor portion 141a or 141b supported by the substrate, a respective joining portion 142a or 142b at least partially overlying the respective recess 130a or 130b and at least partially exposed at the major surface for interconnection with a component external to the first microelectronic unit, one or more respective connecting portions 145a or 145b extending between the anchor and joining portions, and end portions 146. As shown, the end portions 146 are located at an end of each joining portion 142a and 142b. A dielectric region 150 overlies an inner surface 131 at least within the recess 130a or 130b.
The substrate 120 further includes a hole 160 extending from the opening 130 to the second surface 122 and a conductive via 170 extending within the hole from the respective anchor portion 141a or 141b to the second surface. The conductive via 170 includes a contact portion 180 exposed at the second surface 122 for interconnection with a component external to the stacked microelectronic assembly 110.
The substrate 120 has similar properties as the substrate 20 described above with reference to
The microelectronic element 112 can include one or more conductive elements 140a and 140b exposed at the major surface 121 of the substrate 120. The joining portions 142a and 142b of the respective conductive elements 140a and 140b can be exposed at the major surface 121 for interconnection with a component external to the first microelectronic element 112, such as the second microelectronic element 114. Active semiconductor devices in the substrate 120 can be conductively connected to the joining portions 142a and 142b.
Each joining portion 142a and 142b can have any bottom-view shape. As shown, for example, in
The joining portions 142a and 142b can have other bottom-view shapes, including, for example, a rectangular trace shape or rectangular trace shape portions. For example, the joining portion 142b″ shown in
The joining portions 142a and 142b can be aligned with the respective recess 130a or 130b and can be disposed wholly or partly within an area of the substrate 120 defined by the recess. As seen in
The connecting portions 145a and 145b extend downwardly from the respective joining portions 142a or 142b to the respective anchor portion 141a or 141b. At least a portion of the connecting portions 145a and 145b have a contour not conforming to a contour of the inner surfaces 131 of the respective recess 130a or 130b. In a particular embodiment, there can be a single trace-shaped connecting portion 145b extending from the anchor portion 141b to the joining portion 142b. In alternative embodiments, there can be any number of connecting portions extending from the anchor portion. For example, in one embodiment, the connecting portion 145a can have a hollow frustoconical shape with an internal aperture 147, such as in the embodiment shown in
The recesses 130a and 130b are similar to the recess 30 shown and described above with reference to
The recesses 130a and 130b can have any bottom-view shape, including for example, an oval, such as the recess 130b shown in
The dielectric region 150 has similar possible configurations and properties as the dielectric region 50 shown and described above with reference to
Similar to the dielectric layer 25 described above with reference to
As shown in
The first opening 161 extends from the recess 130 partially through the substrate 120 towards the second surface 122. The first opening 161 includes inner surfaces 163 that extend from the recess 130 through the substrate 120 at an angle between 0 and 90 degrees to the horizontal plane defined by the major surface 121. The inner surfaces 163 can have a constant slope or a varying slope. For example, the angle or slope of the inner surfaces 163 relative to the horizontal plane defined by the major surface 121 can decrease in magnitude (i.e., become less positive or less negative) as the inner surfaces 163 penetrate further towards the second surface 122. As shown, for example, in
The second opening 162 extends from the first opening 161 partially through the substrate 120 towards the second surface 122. The second opening 162 includes inner surfaces 164 that extend from the first opening 161 through the substrate 120 at an angle between 0 and 90 degrees to the horizontal plane defined by the major surface 121. Similar to the inner surfaces 163 described above, the inner surfaces 164 can have a constant slope or a varying slope. As shown, for example, in
In a particular embodiment, the inner surfaces 163 and 164 can extend in first and second directions relative to the major surface 121, respectively, to define a substantial angle. Any number of first openings 161 can extend from a single second opening 162, and any number of second openings can extend from a single first opening. The first and second openings 161 and 162 can be arranged in any geometric configuration relative to each other and relative to the substrate 120. Particular examples of various first and second opening configurations and methods of forming these configurations are described in the aforementioned commonly owned U.S. patent application Ser. No. 12/842,717 and U.S. Patent Application Publication No. 2008/0246136.
The anchor portions 141a and 141b of the respective conductive elements 140a and 140b preferably have contours that conform to a contour of the respective first opening 161, such that the anchor portions have positions that are fixed relative to the substrate 120. An anchor portion 141a or 141b can serve as a fulcrum about which an attached joining portion 142a or 142b can pivot when put under mechanical stress such as that caused by differential thermal expansion relative to an attached microelectronic unit.
The conductive via 170 extends through the hole 160 between the respective anchor portion 141a or 141b and the second surface 122. As shown in
In other embodiments (not shown), a contour of the conductive via 170 (i.e., the shape of the outer surface of the conductive via) does not conform to a contour of the second opening 162 (i.e., the shape of the inner surface 164 of the second opening). In such non-conformal conductive via embodiments, the conductive via 170 can have any shape, including for example, a cylindrical shape, frustoconical shape, or a combination of a cylindrical and a frusto-conical shape at different distances from the second surface 122.
The conductive via 170 can be solid or hollow. In some embodiments, the conductive via can include an internal space that is filled with a dielectric material. For example, the conductive via 170 can be formed by depositing a metal overlying the inner surface 164 of the second opening 162, thereby producing a conductive layer overlying the inner surface second opening. Particular examples of various conductive via configurations and methods of forming these configurations are described in the aforementioned commonly owned U.S. patent application Ser. No. 12/842,717 and U.S. Patent Application Publication No. 2008/0246136.
The conductive vias 170 each include a contact portion 180 exposed at the second surface 122 for interconnection with a component external to the stacked microelectronic assembly 110. In some embodiments, each conductive via 170 can be electrically coupled to a separate conductive contact exposed at the second surface 122.
The second microelectronic unit 114 is similar to the second microelectronic unit 14 shown and described above with reference to
As shown in
Connection between the first microelectronic unit 112 and the second microelectronic unit 114 can be through conductive masses 118, in a manner similar to that described with reference to
A method of fabricating the microelectronic assembly 110 (
The holes 160 can be formed in a similar manner and using similar processes as described above with respect to forming the recess 30. For example, the holes 160 can be formed by selectively etching the substrate 120 to remove material of the substrate, after forming a mask layer where it is desired to preserve remaining portions of the major surface 121. Similar to the recess 30, the inner surfaces 163 and 164 of the first and second openings 161 and 162 can extend at any constant or variable angle relative to the major surface 121.
Although not shown, a dielectric layer can optionally be formed on the major surface 121 of the substrate 120 and/or overlying the inner surfaces 163 and 164 of the first and second openings 161 and 162 to provide electrical isolation of the conductive elements 140a and 140b and the conductive vias 170 from the substrate. Such a dielectric layer can be formed using any of the various methods described above with reference to the dielectric layer 25 shown in
In the stage of fabrication illustrated in
An exemplary method of forming the conductive elements 140a and 140b and the conductive vias 170 involves depositing a metal layer by one or more of sputtering a primary metal layer onto exposed surfaces of the substrate 120, plating, or mechanical deposition. Mechanical deposition can involve the directing a stream of heated metal particles at high speed onto the surface to be coated. This step can be performed by blanket deposition onto the major surface 121 and the inner surfaces 163 and 164, for example. In one embodiment, the primary metal layer includes or consists essentially of aluminum. In another particular embodiment, the primary metal layer includes or consists essentially of copper. In yet another embodiment, the primary metal layer includes or consists essentially of titanium. One or more other exemplary metals can be used in a process to form the conductive elements 140a and 140b and the conductive vias 170. In particular examples, a stack including a plurality of metal layers can be formed on one or more of the afore-mentioned surfaces. For example, such stacked metal layers can include a layer of titanium followed by a layer of copper overlying the titanium (Ti—Cu), a layer of nickel followed by a layer of copper overlying the nickel layer (Ni—Cu), a stack of nickel-titanium-copper (Ni—Ti−Cu) provided in similar manner, or a stack of nickel-vanadium (Ni—V), for example.
In a particular embodiment, the joining portions 142a and 142b can be deposited onto the major surface 121 of the substrate 120 before removing any material from the substrate, for example, as shown in the stage of fabrication illustrated in
In the stage of fabrication illustrated in
Thereafter, in the stage of fabrication illustrated in
As shown in
Thereafter, in the stage of fabrication illustrated in
Thereafter, referring again to
As shown in
Referring now to
The substrate 20′ includes holes 60a and 60b extending from the major surface 21 and the second surface 22, and the conductive vias 70a and 70b extend within the respective holes from respective anchor portions 41′ of the conductive elements 40′ to the second surface. Each conductive via 70a and 70b includes a contact portion 80 exposed at the second surface 22 for interconnection with a component external to the first microelectronic unit 12′. The hole 60a is a staged hole similar to the holes 160 shown in
Similar to the first microelectronic assembly 12 shown in
The microelectronic assemblies described above can be utilized in construction of diverse electronic systems, as shown in
Microelectronic assembly 406 and components 408 and 410 are mounted in a common housing 401, schematically depicted in broken lines, and are electrically interconnected with one another as necessary to form the desired circuit. In the exemplary system shown, the system includes a circuit panel 402 such as a flexible printed circuit board, and the circuit panel includes numerous conductors 404, of which only one is depicted in
The housing 401 is depicted as a portable housing of the type usable, for example, in a cellular telephone or personal digital assistant, and screen 410 is exposed at the surface of the housing. Where structure 406 includes a light-sensitive element such as an imaging chip, a lens 411 or other optical device also may be provided for routing light to the structure. Again, the simplified system shown in
The vias and via conductors disclosed herein can be formed by processes such as those disclosed in greater detail in the co-pending, commonly assigned U.S. patent application Ser. Nos. 12/842,587, 12/842,612, 12/842,651, 12/842,669, 12/842,692, and 12/842,717, filed Jul. 23, 2010, and in published U.S. Patent Application Publication No. 2008/0246136, the disclosures of which are incorporated by reference herein.
Although the invention herein has been described with reference to particular embodiments, it is to be understood that these embodiments are merely illustrative of the principles and applications of the present invention. It is therefore to be understood that numerous modifications may be made to the illustrative embodiments and that other arrangements may be devised without departing from the spirit and scope of the present invention as defined by the appended claims.
It will be appreciated that the various dependent claims and the features set forth therein can be combined in different ways than presented in the initial claims. It will also be appreciated that the features described in connection with individual embodiments may be shared with others of the described embodiments.
Number | Name | Date | Kind |
---|---|---|---|
4682074 | Hoeberechts et al. | Jul 1987 | A |
4765864 | Holland et al. | Aug 1988 | A |
5322816 | Pinter | Jun 1994 | A |
5481133 | Hsu | Jan 1996 | A |
5686762 | Langley | Nov 1997 | A |
5700735 | Shiue et al. | Dec 1997 | A |
5703408 | Ming-Tsung et al. | Dec 1997 | A |
5808874 | Smith | Sep 1998 | A |
6005466 | Pedder | Dec 1999 | A |
6013948 | Akram et al. | Jan 2000 | A |
6022758 | Badehi | Feb 2000 | A |
6031274 | Muramatsu et al. | Feb 2000 | A |
6103552 | Lin | Aug 2000 | A |
6143369 | Sugawa et al. | Nov 2000 | A |
6143396 | Saran et al. | Nov 2000 | A |
6169319 | Malinovich et al. | Jan 2001 | B1 |
6181016 | Lin et al. | Jan 2001 | B1 |
6261865 | Akram | Jul 2001 | B1 |
6277669 | Kung et al. | Aug 2001 | B1 |
6284563 | Fjelstad | Sep 2001 | B1 |
6313540 | Kida et al. | Nov 2001 | B1 |
6362529 | Sumikawa et al. | Mar 2002 | B1 |
6368410 | Gorczyca et al. | Apr 2002 | B1 |
6399892 | Milkovich et al. | Jun 2002 | B1 |
6472247 | Andoh et al. | Oct 2002 | B1 |
6492201 | Haba | Dec 2002 | B1 |
6498381 | Halahan et al. | Dec 2002 | B2 |
6498387 | Yang | Dec 2002 | B1 |
6507113 | Fillion et al. | Jan 2003 | B1 |
6586955 | Fjelstad et al. | Jul 2003 | B2 |
6608377 | Chang et al. | Aug 2003 | B2 |
6638352 | Umino et al. | Oct 2003 | B2 |
6693358 | Yamada et al. | Feb 2004 | B2 |
6716737 | Plas et al. | Apr 2004 | B2 |
6727576 | Hedler et al. | Apr 2004 | B2 |
6737300 | Ding et al. | May 2004 | B2 |
6743660 | Lee et al. | Jun 2004 | B2 |
6812549 | Umetsu et al. | Nov 2004 | B2 |
6828175 | Wood et al. | Dec 2004 | B2 |
6864172 | Noma et al. | Mar 2005 | B2 |
6867123 | Katagiri et al. | Mar 2005 | B2 |
6873054 | Miyazawa et al. | Mar 2005 | B2 |
6879049 | Yamamoto et al. | Apr 2005 | B1 |
6927156 | Mathew | Aug 2005 | B2 |
6982475 | MacIntyre | Jan 2006 | B1 |
7026175 | Li et al. | Apr 2006 | B2 |
7068139 | Harris et al. | Jun 2006 | B2 |
7091062 | Geyer | Aug 2006 | B2 |
7271033 | Lin et al. | Sep 2007 | B2 |
7329563 | Lo et al. | Feb 2008 | B2 |
7413929 | Lee et al. | Aug 2008 | B2 |
7420257 | Shibayama | Sep 2008 | B2 |
7436069 | Matsui | Oct 2008 | B2 |
7446036 | Bolom et al. | Nov 2008 | B1 |
7456479 | Lan | Nov 2008 | B2 |
7531445 | Shiv | May 2009 | B2 |
7531453 | Kirby et al. | May 2009 | B2 |
7719121 | Humpston et al. | May 2010 | B2 |
7750487 | Muthukumar et al. | Jul 2010 | B2 |
7754531 | Tay et al. | Jul 2010 | B2 |
7767497 | Haba | Aug 2010 | B2 |
7781781 | Adkisson et al. | Aug 2010 | B2 |
7791199 | Grinman et al. | Sep 2010 | B2 |
7807508 | Oganesian et al. | Oct 2010 | B2 |
7829976 | Kirby et al. | Nov 2010 | B2 |
7901989 | Haba et al. | Mar 2011 | B2 |
7915710 | Lee et al. | Mar 2011 | B2 |
7935568 | Oganesian et al. | May 2011 | B2 |
8008192 | Sulfridge | Aug 2011 | B2 |
8253244 | Kang | Aug 2012 | B2 |
8263434 | Pagaila et al. | Sep 2012 | B2 |
20010048591 | Fjelstad et al. | Dec 2001 | A1 |
20020061723 | Duescher | May 2002 | A1 |
20020096787 | Fjelstad | Jul 2002 | A1 |
20020109236 | Kim et al. | Aug 2002 | A1 |
20030059976 | Nathan et al. | Mar 2003 | A1 |
20030071331 | Yamaguchi et al. | Apr 2003 | A1 |
20030178714 | Sakoda et al. | Sep 2003 | A1 |
20040016942 | Miyazawa et al. | Jan 2004 | A1 |
20040017012 | Yamada et al. | Jan 2004 | A1 |
20040043607 | Farnworth et al. | Mar 2004 | A1 |
20040051173 | Koh et al. | Mar 2004 | A1 |
20040104454 | Takaoka et al. | Jun 2004 | A1 |
20040155354 | Hanaoka et al. | Aug 2004 | A1 |
20040173891 | Imai et al. | Sep 2004 | A1 |
20040178495 | Yean et al. | Sep 2004 | A1 |
20040188819 | Farnworth et al. | Sep 2004 | A1 |
20040188822 | Hara | Sep 2004 | A1 |
20040217483 | Hedler et al. | Nov 2004 | A1 |
20040222508 | Aoyagi | Nov 2004 | A1 |
20040251525 | Zilber et al. | Dec 2004 | A1 |
20040259292 | Beyne et al. | Dec 2004 | A1 |
20050012225 | Choi et al. | Jan 2005 | A1 |
20050046002 | Lee et al. | Mar 2005 | A1 |
20050051883 | Fukazawa | Mar 2005 | A1 |
20050056903 | Yamamoto et al. | Mar 2005 | A1 |
20050106845 | Halahan et al. | May 2005 | A1 |
20050156330 | Harris | Jul 2005 | A1 |
20050248002 | Newman et al. | Nov 2005 | A1 |
20050260794 | Lo et al. | Nov 2005 | A1 |
20050279916 | Kang et al. | Dec 2005 | A1 |
20050282374 | Hwang et al. | Dec 2005 | A1 |
20050287783 | Kirby et al. | Dec 2005 | A1 |
20060001174 | Matsui | Jan 2006 | A1 |
20060001179 | Fukase et al. | Jan 2006 | A1 |
20060017161 | Chung et al. | Jan 2006 | A1 |
20060043598 | Kirby et al. | Mar 2006 | A1 |
20060046348 | Kang | Mar 2006 | A1 |
20060046463 | Watkins et al. | Mar 2006 | A1 |
20060046471 | Kirby et al. | Mar 2006 | A1 |
20060068580 | Dotta | Mar 2006 | A1 |
20060071347 | Dotta | Apr 2006 | A1 |
20060076019 | Ho | Apr 2006 | A1 |
20060079019 | Kim | Apr 2006 | A1 |
20060094231 | Lane et al. | May 2006 | A1 |
20060115932 | Farnworth et al. | Jun 2006 | A1 |
20060154446 | Wood et al. | Jul 2006 | A1 |
20060175697 | Kurosawa et al. | Aug 2006 | A1 |
20060197216 | Yee | Sep 2006 | A1 |
20060197217 | Yee | Sep 2006 | A1 |
20060264029 | Heck et al. | Nov 2006 | A1 |
20060278898 | Shibayama | Dec 2006 | A1 |
20060278997 | Gibson et al. | Dec 2006 | A1 |
20060292866 | Borwick et al. | Dec 2006 | A1 |
20070035020 | Umemoto | Feb 2007 | A1 |
20070052050 | Dierickx | Mar 2007 | A1 |
20070096295 | Burtzlaff et al. | May 2007 | A1 |
20070126085 | Kawano et al. | Jun 2007 | A1 |
20070194427 | Choi et al. | Aug 2007 | A1 |
20070231966 | Egawa | Oct 2007 | A1 |
20070249095 | Song et al. | Oct 2007 | A1 |
20070262464 | Watkins et al. | Nov 2007 | A1 |
20070269931 | Chung et al. | Nov 2007 | A1 |
20070290300 | Kawakami | Dec 2007 | A1 |
20080002460 | Tuckerman et al. | Jan 2008 | A1 |
20080020898 | Pyles et al. | Jan 2008 | A1 |
20080032448 | Simon et al. | Feb 2008 | A1 |
20080076195 | Shiv | Mar 2008 | A1 |
20080090333 | Haba et al. | Apr 2008 | A1 |
20080099900 | Oganesian et al. | May 2008 | A1 |
20080099907 | Oganesian et al. | May 2008 | A1 |
20080111213 | Akram et al. | May 2008 | A1 |
20080116544 | Grinman et al. | May 2008 | A1 |
20080136038 | Savastiouk et al. | Jun 2008 | A1 |
20080150089 | Kwon et al. | Jun 2008 | A1 |
20080157273 | Giraudin et al. | Jul 2008 | A1 |
20080164574 | Savastiouk et al. | Jul 2008 | A1 |
20080185719 | Cablao et al. | Aug 2008 | A1 |
20080230923 | Jo et al. | Sep 2008 | A1 |
20080246136 | Haba et al. | Oct 2008 | A1 |
20080274589 | Lee et al. | Nov 2008 | A1 |
20080284041 | Jang et al. | Nov 2008 | A1 |
20090014843 | Kawashita et al. | Jan 2009 | A1 |
20090026566 | Oliver et al. | Jan 2009 | A1 |
20090032951 | Andry et al. | Feb 2009 | A1 |
20090032966 | Lee et al. | Feb 2009 | A1 |
20090039491 | Kim et al. | Feb 2009 | A1 |
20090045504 | Suh | Feb 2009 | A1 |
20090065907 | Haba et al. | Mar 2009 | A1 |
20090085208 | Uchida | Apr 2009 | A1 |
20090133254 | Kubota et al. | May 2009 | A1 |
20090134498 | Ikeda et al. | May 2009 | A1 |
20090212381 | Crisp et al. | Aug 2009 | A1 |
20090224372 | Johnson | Sep 2009 | A1 |
20090263214 | Lee et al. | Oct 2009 | A1 |
20090267183 | Temple et al. | Oct 2009 | A1 |
20090309235 | Suthiwongsunthorn et al. | Dec 2009 | A1 |
20100013060 | Lamy et al. | Jan 2010 | A1 |
20100038778 | Lee et al. | Feb 2010 | A1 |
20100117242 | Miller et al. | May 2010 | A1 |
20100127346 | DeNatale et al. | May 2010 | A1 |
20100148371 | Kaskoun et al. | Jun 2010 | A1 |
20100155940 | Kawashita et al. | Jun 2010 | A1 |
20100159699 | Takahashi | Jun 2010 | A1 |
20100164062 | Wang et al. | Jul 2010 | A1 |
20100167534 | Iwata | Jul 2010 | A1 |
20100193964 | Farooq et al. | Aug 2010 | A1 |
20100225006 | Haba et al. | Sep 2010 | A1 |
20100230795 | Kriman et al. | Sep 2010 | A1 |
20100258917 | Lin | Oct 2010 | A1 |
20110089573 | Kurita | Apr 2011 | A1 |
20120018863 | Oganesian et al. | Jan 2012 | A1 |
20120018868 | Oganesian et al. | Jan 2012 | A1 |
20120018893 | Oganesian et al. | Jan 2012 | A1 |
20120018894 | Oganesian et al. | Jan 2012 | A1 |
20120018895 | Oganesian et al. | Jan 2012 | A1 |
20120068330 | Oganesian et al. | Mar 2012 | A1 |
20120068352 | Oganesian et al. | Mar 2012 | A1 |
Number | Date | Country |
---|---|---|
0316799 | May 1989 | EP |
0926723 | Jun 1999 | EP |
1482553 | Dec 2004 | EP |
1519410 | Mar 2005 | EP |
1551060 | Jul 2005 | EP |
1619722 | Jan 2006 | EP |
1653510 | May 2006 | EP |
1653521 | May 2006 | EP |
1686627 | Aug 2006 | EP |
60160645 | Aug 1985 | JP |
1106949 | Apr 1989 | JP |
11016949 | Jan 1999 | JP |
11195706 | Jul 1999 | JP |
2001085559 | Mar 2001 | JP |
2001-217386 | Aug 2001 | JP |
2002162212 | Jun 2002 | JP |
2002217331 | Aug 2002 | JP |
2002373957 | Dec 2002 | JP |
2003318178 | Nov 2003 | JP |
2004165602 | Jun 2004 | JP |
2004200547 | Jul 2004 | JP |
2005026405 | Jan 2005 | JP |
2005093486 | Apr 2005 | JP |
2005101268 | Apr 2005 | JP |
2007053149 | Mar 2007 | JP |
2007157844 | Jun 2007 | JP |
2007317887 | Dec 2007 | JP |
2008-091632 | Apr 2008 | JP |
2008-177249 | Jul 2008 | JP |
2008227335 | Sep 2008 | JP |
2008-258258 | Oct 2008 | JP |
2010-028601 | Feb 2010 | JP |
19990088037 | Dec 1999 | KR |
20040066018 | Jul 2004 | KR |
20060009407 | Jan 2006 | KR |
2006-0020822 | Mar 2006 | KR |
20070065241 | Jun 2007 | KR |
100750741 | Aug 2007 | KR |
20100087566 | Aug 2010 | KR |
200406884 | May 2004 | TW |
200522274 | Jul 2005 | TW |
200535435 | Nov 2005 | TW |
03025998 | Mar 2003 | WO |
2004114397 | Dec 2004 | WO |
2008054660 | May 2008 | WO |
2009023462 | Feb 2009 | WO |
2009104668 | Aug 2009 | WO |
2010104637 | Sep 2010 | WO |
Entry |
---|
David R. Lide et al: ‘Handbook of Chemistry and Physics, 77th Edition, 1996-1997’, Jan. 1, 1997, CRC Press, Boca Raton, New York, London, Tokyo, XP002670569, pp. 12-90-12-91. |
International Search Report and Written Opinion, PCT/US2011/063025, Mar. 19, 2012. |
International Search Report Application No. PCT/US2011/029568, dated Aug. 30, 2011. |
International Search Report Application No. PCT/US2011/029568, dated Oct. 21, 2011. |
Partial International Search Report, PCT/US2008/002659. |
International Search Report, PCT/US2008/002659, Oct. 17, 2008. |
PCT/US08/09207, “Reconstituted Wafer Stack Packaging With After Applied Pad Extensions,” filed Jul. 25, 2008. |
International Search Report and Written Opinion, PCT/US2008/009356 dated Feb. 19, 2009. |
International Search Report and Written Opinion, PCT/US2010/002318, dated Nov. 22, 2010. |
International Search Report and Written Opinion, PCT/US2010/052458, dated Jan. 31, 2011. |
Supplementary European Search Report, EP 08795005 dated Jul. 5, 2010. |
International Search Report, PCT/US10/52783, Dated Dec. 10, 2010. |
International Search Report and Written Opinion, PCT/US2010/052785, Dated Dec. 20, 2010. |
International Search Report and Written Opinion for PCT/US2011/051552 dated Apr. 11, 2012. |
International Search Report and Written Opinion for PCT/US2011/051556 dated Feb. 13, 2012. |
International Searching Authority, Search Report for Application No. PCT/US2011/060553 dated Jun. 27, 2012. |
Taiwan Office Action for Application No. 100113585 dated Jun. 5, 2012. |
International Search Report and Written Opinion for Application No. PCT/US2011/029394 dated Jun. 6, 2012. |
Partial International Search Report for Application No. PCT/US2011/063653 dated Jul. 9, 2012. |
International Search Report and Written Opinion for Application No. PCT/US2011/063653 dated Aug. 13, 2012. |
Japanese Office Action for Application No. 2009-552696 dated Aug. 14, 2012. |
Japanese Office Action for Application No. 2010-519953 dated Oct. 19, 2012. |
International Search Report and Written Opinion for Application No. PCT/US2011/060553 dated Oct. 26, 2012. |
International Written Opinion for Application No. PCT/US2011/063653 dated Jan. 14, 2013. |
Number | Date | Country | |
---|---|---|---|
20120146210 A1 | Jun 2012 | US |