Claims
- 1. An integrated circuit package comprising:a multilayered substrate having a central opening extending therethrough to a pair of spaced apart opposing surfaces and a region exterior to said central opening; a plurality of routing strips disposed within said substrate, extending between said central opening and said region exterior to said central opening and having an exposed surface disposed within said opening; a plurality of pads disposed on one of said surfaces, at least one of said pads being electrically connected to one of said plurality of routing strips; wire bonding electrically connecting said at least one of said bonding pads to at least one of said routing strips; an adhesive material disposed on the other of said surfaces of said substrate; a chip having a pair of opposing major surfaces and a perimeter, said chip being adhered to said substrate by said adhesive material, said chip having at least one bonding pad disposed in said opening, said adhesive material surrounding the perimeter of said chip to provide an hermetic seal between said chip and said substrate to protect said chip; and potting material filling said central opening.
- 2. The integrated circuit package as recited in claim 1 further including a plurality of pads disposed on the other of said opposing surfaces, at least one of said pads disposed on said other of said opposing surfaces being electrically connected to at least one of said routing strips.
- 3. The integrated circuit package as recited in claim 2 further including at least one via electrically connecting at least one of said pads disposed on said one of said opposing surfaces with at least one of said pads disposed on said other of said opposing surfaces.
- 4. The integrated circuit package as recited in claim 1 further including at least one solder ball located on at least one of said pads disposed on said one of said surfaces.
- 5. The integrated circuit package as recited in claim 4 wherein at least one of said solder balls is electrically connected with at least one of said routing strips.
- 6. An integrated circuit package comprising:a substrate having an opening extending therethrough to a pair of opposing surfaces; a plurality of routing strips integral with said substrate and extending into said opening; a plurality of pads disposed on one of said surfaces, at least one of said pads being electrically connected with at least one of said routing strips; wire bonding electrically connecting said at least one of said bonding pads to at least one of said routing strips; an adhesive material disposed on one of said surfaces of said substrate; a chip having a pair of opposing major surfaces and a perimeter, said chip being adhered to said substrate by said adhesive material, said chip having at least one bonding pad, said adhesive material surrounding the perimeter of said chip to provide an hermetic seal with said chip to protect said chip; and potting material filling said opening; further including at least one bus bar integral with said substrate and extending into said opening, said at least one bus bar electrically connected to at least one of said bonding pads and at least one of said pads disposed on said surfaces of said substrate.
- 7. The integrated circuit package as recited in claim 6 further including wire bonding electrically connecting said bus bar to at least one of said bonding pads.
CROSS REFERENCE TO PRIOR APPLICATIONS
This application is a division of Ser. No. 08/994,240 filed Dec. 12, 1997, U.S. Pat. No. 6,087,203.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
5701233 |
Carson et al. |
Dec 1997 |
A |
5739585 |
Akram et al. |
Apr 1998 |
A |