The present invention relates in general to semiconductor devices and, more particularly, to a semiconductor device and method of forming a vertically offset bond on trace (BOT) interconnect structure on a leadframe.
Semiconductor devices are commonly found in modern electronic products. Semiconductor devices vary in the number and density of electrical components. Discrete semiconductor devices generally contain one type of electrical component, e.g., light emitting diode (LED), small signal transistor, resistor, capacitor, inductor, and power metal oxide semiconductor field effect transistor (MOSFET). Integrated semiconductor devices typically contain hundreds to millions of electrical components. Examples of integrated semiconductor devices include microcontrollers, microprocessors, charged-coupled devices (CCDs), solar cells, and digital micro-mirror devices (DMDs).
Semiconductor devices perform a wide range of functions such as high-speed calculations, transmitting and receiving electromagnetic signals, controlling electronic devices, transforming sunlight to electricity, and creating visual projections for television displays. Semiconductor devices are found in the fields of entertainment, communications, power conversion, networks, computers, and consumer products. Semiconductor devices are also found in military applications, aviation, automotive, industrial controllers, and office equipment.
Semiconductor devices exploit the electrical properties of semiconductor materials. The atomic structure of semiconductor material allows its electrical conductivity to be manipulated by the application of an electric field or base current or through the process of doping. Doping introduces impurities into the semiconductor material to manipulate and control the conductivity of the semiconductor device.
A semiconductor device contains active and passive electrical structures. Active structures, including bipolar and field effect transistors, control the flow of electrical current. By varying levels of doping and application of an electric field or base current, the transistor either promotes or restricts the flow of electrical current. Passive structures, including resistors, capacitors, and inductors, create a relationship between voltage and current necessary to perform a variety of electrical functions. The passive and active structures are electrically connected to form circuits, which enable the semiconductor device to perform high-speed calculations and other useful functions.
Semiconductor devices are generally manufactured using two complex manufacturing processes, i.e., front-end manufacturing, and back-end manufacturing, each involving potentially hundreds of steps. Front-end manufacturing involves the formation of a plurality of die on the surface of a semiconductor wafer. Each die is typically identical and contains circuits formed by electrically connecting active and passive components. Back-end manufacturing involves singulating individual die from the finished wafer and packaging the die to provide structural support and environmental isolation.
One goal of semiconductor manufacturing is to produce smaller semiconductor devices. Smaller devices typically consume less power, have higher performance, and can be produced more efficiently. In addition, smaller semiconductor devices have a smaller footprint, which is desirable for smaller end products. A smaller die size may be achieved by improvements in the front-end process resulting in die with smaller, higher density active and passive components. Back-end processes may result in semiconductor device packages with a smaller footprint by improvements in electrical interconnection and packaging materials.
Many semiconductor devices require a fine pitch between the interconnect structures, e.g., between bond wire bumps, for a high interconnect density and input/output (I/O) terminal count. Conventional wire-bonding on a leadframe requires adjacent leads to be separated with a relatively large interconnect pitch to avoid wire or ball shorting. The large interconnect pitch decreases the I/O count. As one solution, the bond wire bumps can be laterally offset, staggered, or zig-zag pattern extending from the signal traces. The lateral offset allows the bond wire bumps to be positioned closer together, i.e., small pitch, without electrically shorting adjacent terminals. However, the lateral offset also requires longer bond fingers in order to form the bond wire bumps, which increase die size. The space requirements limit use of smaller substrates and add materials cost.
A need exists to decrease bond wire bump pitch on a leadframe. Accordingly, in one embodiment, the present invention is a semiconductor device comprising a substrate including a first lead finger and second lead finger. A first conductive layer is formed over the first lead finger. A second conductive layer is formed over the second lead finger. A height of the second conductive layer is greater than a height of the first conductive layer. A first bump is formed over the first conductive layer. A second bump is formed over the second conductive layer with the second bump overlapping the first bump.
In another embodiment, the present invention is a semiconductor device comprising a substrate including a first lead finger and second lead finger. A height of the second lead finger is greater than a height of the first lead finger. A first interconnect structure is formed over the first lead finger. A second interconnect structure is formed over the second lead finger with the second interconnect structure overlapping the first interconnect structure.
In another embodiment, the present invention is a semiconductor device comprising a substrate including a first lead finger and second lead finger vertically offset from the first lead finger. A first interconnect structure is formed over the first lead finger. A second interconnect structure is formed over the second lead finger with the second interconnect structure overlapping the first interconnect structure.
In another embodiment, the present invention is a semiconductor device comprising a substrate including a first lead finger and second lead finger vertically offset from the first lead finger. A BOT interconnect structure is formed over the first lead finger and second lead finger.
a-2c illustrate further detail of the representative semiconductor packages mounted to the PCB;
a-5i illustrate a process of forming a vertically offset BOT interconnect structure over the lead fingers of a leadframe;
a-6c illustrate a semiconductor die mounted to the die paddle and electrically connected to the vertically offset BOT interconnect structure; and
The present invention is described in one or more embodiments in the following description with reference to the figures, in which like numerals represent the same or similar elements. While the invention is described in terms of the best mode for achieving the invention's objectives, it will be appreciated by those skilled in the art that it is intended to cover alternatives, modifications, and equivalents as may be included within the spirit and scope of the invention as defined by the appended claims and their equivalents as supported by the following disclosure and drawings.
Semiconductor devices are generally manufactured using two complex manufacturing processes: front-end manufacturing and back-end manufacturing. Front-end manufacturing involves the formation of a plurality of die on the surface of a semiconductor wafer. Each die on the wafer contains active and passive electrical components, which are electrically connected to form functional electrical circuits. Active electrical components, such as transistors and diodes, have the ability to control the flow of electrical current. Passive electrical components, such as capacitors, inductors, resistors, and transformers, create a relationship between voltage and current necessary to perform electrical circuit functions.
Passive and active components are formed over the surface of the semiconductor wafer by a series of process steps including doping, deposition, photolithography, etching, and planarization. Doping introduces impurities into the semiconductor material by techniques such as ion implantation or thermal diffusion. The doping process modifies the electrical conductivity of semiconductor material in active devices, transforming the semiconductor material into an insulator, conductor, or dynamically changing the semiconductor material conductivity in response to an electric field or base current. Transistors contain regions of varying types and degrees of doping arranged as necessary to enable the transistor to promote or restrict the flow of electrical current upon the application of the electric field or base current.
Active and passive components are formed by layers of materials with different electrical properties. The layers can be formed by a variety of deposition techniques determined in part by the type of material being deposited. For example, thin film deposition may involve chemical vapor deposition (CVD), physical vapor deposition (PVD), electrolytic plating, and electroless plating processes. Each layer is generally patterned to form portions of active components, passive components, or electrical connections between components.
The layers can be patterned using photolithography, which involves the deposition of light sensitive material, e.g., photoresist, over the layer to be patterned. A pattern is transferred from a photomask to the photoresist using light. The portion of the photoresist pattern subjected to light is removed using a solvent, exposing portions of the underlying layer to be patterned. The remainder of the photoresist is removed, leaving behind a patterned layer. Alternatively, some types of materials are patterned by directly depositing the material into the areas or voids formed by a previous deposition/etch process using techniques such as electroless and electrolytic plating.
Depositing a thin film of material over an existing pattern can exaggerate the underlying pattern and create a non-uniformly flat surface. A uniformly flat surface is required to produce smaller and more densely packed active and passive components. Planarization can be used to remove material from the surface of the wafer and produce a uniformly flat surface. Planarization involves polishing the surface of the wafer with a polishing pad. An abrasive material and corrosive chemical are added to the surface of the wafer during polishing. The combined mechanical action of the abrasive and corrosive action of the chemical removes any irregular topography, resulting in a uniformly flat surface.
Back-end manufacturing refers to cutting or singulating the finished wafer into the individual die and then packaging the die for structural support and environmental isolation. To singulate the die, the wafer is scored and broken along non-functional regions of the wafer called saw streets or scribes. The wafer is singulated using a laser cutting tool or saw blade. After singulation, the individual die are mounted to a package substrate that includes pins or contact pads for interconnection with other system components. Contact pads formed over the semiconductor die are then connected to contact pads within the package. The electrical connections can be made with solder bumps, stud bumps, conductive paste, or wirebonds. An encapsulant or other molding material is deposited over the package to provide physical support and electrical isolation. The finished package is then inserted into an electrical system and the functionality of the semiconductor device is made available to the other system components.
Electronic device 50 may be a stand-alone system that uses the semiconductor packages to perform one or more electrical functions. Alternatively, electronic device 50 may be a subcomponent of a larger system. For example, electronic device 50 may be part of a cellular phone, personal digital assistant (PDA), digital video camera (DVC), or other electronic communication device. Alternatively, electronic device 50 can be a graphics card, network interface card, or other signal processing card that can be inserted into a computer. The semiconductor package can include microprocessors, memories, application specific integrated circuits (ASIC), logic circuits, analog circuits, RF circuits, discrete devices, or other semiconductor die or electrical components. The miniaturization and the weight reduction are essential for these products to be accepted by the market. The distance between semiconductor devices must be decreased to achieve higher density.
In
In some embodiments, a semiconductor device has two packaging levels. First level packaging is a technique for mechanically and electrically attaching the semiconductor die to an intermediate carrier. Second level packaging involves mechanically and electrically attaching the intermediate carrier to the PCB. In other embodiments, a semiconductor device may only have the first level packaging where the die is mechanically and electrically mounted directly to the PCB.
For the purpose of illustration, several types of first level packaging, including wire bond package 56 and flip chip 58, are shown on PCB 52. Additionally, several types of second level packaging, including ball grid array (BGA) 60, bump chip carrier (BCC) 62, dual in-line package (DIP) 64, land grid array (LGA) 66, multi-chip module (MCM) 68, quad flat non-leaded package (QFN) 70, and quad flat package 72, are shown mounted on PCB 52. Depending upon the system requirements, any combination of semiconductor packages, configured with any combination of first and second level packaging styles, as well as other electronic components, can be connected to PCB 52. In some embodiments, electronic device 50 includes a single attached semiconductor package, while other embodiments call for multiple interconnected packages. By combining one or more semiconductor packages over a single substrate, manufacturers can incorporate pre-made components into electronic devices and systems. Because the semiconductor packages include sophisticated functionality, electronic devices can be manufactured using cheaper components and a streamlined manufacturing process. The resulting devices are less likely to fail and less expensive to manufacture resulting in a lower cost for consumers.
a-2c show exemplary semiconductor packages.
b illustrates further detail of BCC 62 mounted on PCB 52. Semiconductor die 88 is mounted over carrier 90 using an underfill or epoxy-resin adhesive material 92. Wire bonds 94 provide first level packaging interconnect between contact pads 96 and 98. Molding compound or encapsulant 100 is deposited over semiconductor die 88 and wire bonds 94 to provide physical support and electrical isolation for the device. Contact pads 102 are formed over a surface of PCB 52 using a suitable metal deposition process such as electrolytic plating or electroless plating to prevent oxidation. Contact pads 102 are electrically connected to one or more conductive signal traces 54 in PCB 52. Bumps 104 are formed between contact pads 98 of BCC 62 and contact pads 102 of PCB 52.
In
BGA 60 is electrically and mechanically connected to PCB 52 with a BGA style second level packaging using bumps 112. Semiconductor die 58 is electrically connected to conductive signal traces 54 in PCB 52 through bumps 110, signal lines 114, and bumps 112. A molding compound or encapsulant 116 is deposited over semiconductor die 58 and carrier 106 to provide physical support and electrical isolation for the device. The flip chip semiconductor device provides a short electrical conduction path from the active devices on semiconductor die 58 to conduction tracks on PCB 52 in order to reduce signal propagation distance, lower capacitance, and improve overall circuit performance. In another embodiment, the semiconductor die 58 can be mechanically and electrically connected directly to PCB 52 using flip chip style first level packaging without intermediate carrier 106.
In another embodiment,
a shows a cross-sectional view of lead fingers 124 and frame 126 of leadframe 120 taken along line 5a-5a of
The conductive layers 160 and 162 are vertically offset, i.e., conductive layer 160 has a different height than conductive layer 162. In particular, conductive layer 162 has a greater height than conductive layer 160. Accordingly, in the alternating pattern, a higher conductive layer 162 is placed adjacent to a shorter conductive layer 160, which is adjacent to higher conductive layer 162, which is adjacent to a short conductive layer 160, and so on. In one embodiment, conductive layers 160 have a height of 5 micrometers (μm) above lead finger 124, and conductive layers 162 have a height of 25 μm above lead finger 124, giving a differential height of 20 μm between conductive layers 160 and 162.
In another embodiment, the alternating pattern of vertically offset conductive layers 160 and 162 can be formed in a staggered arrangement over lead fingers 124a-124f, as shown in
In
g is a top view of bumps 164 with bond wires 165 and bumps 166 with bond wires 167 linearly formed in a side-by-side arrangement over vertically offset conductive layers 160 and 162. The vertical offset between conductive layers 160 and 162 formed over lead fingers 124 of leadframe 120 allow bond wire bumps 164 and 166 to be placed close together for a small pitch. The interconnect density of the bond wires increases with the smaller pitch of the bond wire bumps, without increasing the length of the lead fingers. In addition, the smaller pitch provides for smaller bond wires which reduces manufacturing cost. The outer dimensions of bond wire bumps 164 and 166 can overlap in the plane view of
In
In
b shows a top view of semiconductor die 180 with contact pads 184 electrically connected to bumps 164 and 166 formed on vertically offset conductive layers 160 and 162 with bond wires 165 and 167. The outer dimensions of bumps 164 and 166 can overlap in the plane view, but do not electrically short due to the physical separation between the bumps provided by the vertical offset of conductive layers 160 and 162.
In
The leadframe is singulated to separate frame 126 from lead fingers 124 and form a semiconductor package 190, such as quad flat no-lead (QFN), quad flat pack (QFP), quad flat no-lead strip edge (QFN-se), and quad flat no-lead multi-row (QFN-mr). Lead fingers 124 extend out the bottom and sides of the semiconductor package 190. The vertical offset between conductive layers 160 and 162 allow bond wire bumps 164 and 166 to be placed close together for a small pitch. The interconnect density of the bond wires increases with the smaller pitch of the bond wire bumps, without increasing the length of the lead fingers. In addition, the smaller pitch provides for smaller bond wires. The vertically offset BOT interconnects formed over a leadframe reduces manufacturing cost, decreases pitch, and increases I/O count.
While one or more embodiments of the present invention have been illustrated in detail, the skilled artisan will appreciate that modifications and adaptations to those embodiments may be made without departing from the scope of the present invention as set forth in the following claims.
The present application is a division of U.S. patent application Ser. No. 12/822,504, now U.S. Pat. No. 8,409,978, filed Jun. 24, 2010, which application is incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
5378859 | Shirasaki et al. | Jan 1995 | A |
5386624 | George et al. | Feb 1995 | A |
5434410 | Kulwicki | Jul 1995 | A |
5508561 | Tago et al. | Apr 1996 | A |
5519580 | Natarajan et al. | May 1996 | A |
5650595 | Bentlage et al. | Jul 1997 | A |
5661337 | Manteghi | Aug 1997 | A |
5710071 | Beddingfield et al. | Jan 1998 | A |
5844782 | Fukasawa | Dec 1998 | A |
5869886 | Tokuno | Feb 1999 | A |
5872399 | Lee | Feb 1999 | A |
5889326 | Tanaka | Mar 1999 | A |
5915169 | Heo | Jun 1999 | A |
5985456 | Zhou et al. | Nov 1999 | A |
6201305 | Darveaux et al. | Mar 2001 | B1 |
6215175 | Kinsman | Apr 2001 | B1 |
6218630 | Takigami | Apr 2001 | B1 |
6228466 | Tsukada et al. | May 2001 | B1 |
6259163 | Ohuchi et al. | Jul 2001 | B1 |
6281450 | Urasaki et al. | Aug 2001 | B1 |
6297560 | Capote et al. | Oct 2001 | B1 |
6324754 | DiStephano et al. | Dec 2001 | B1 |
6329605 | Beroz et al. | Dec 2001 | B1 |
6335568 | Yuzawa et al. | Jan 2002 | B1 |
6335571 | Capote et al. | Jan 2002 | B1 |
6396707 | Huang et al. | May 2002 | B1 |
6441316 | Kusui | Aug 2002 | B1 |
6448665 | Nakazawa et al. | Sep 2002 | B1 |
6600234 | Kuwabara et al. | Jul 2003 | B2 |
6608388 | Lin et al. | Aug 2003 | B2 |
6710458 | Seko | Mar 2004 | B2 |
6734557 | Taniguchi et al. | May 2004 | B2 |
6774497 | Qi et al. | Aug 2004 | B1 |
6780673 | Venkateswaran | Aug 2004 | B2 |
6787918 | Tsai et al. | Sep 2004 | B1 |
6809262 | Hsu | Oct 2004 | B1 |
6818545 | Lee et al. | Nov 2004 | B2 |
6849944 | Murtuza et al. | Feb 2005 | B2 |
6870276 | Moxham et al. | Mar 2005 | B1 |
6888255 | Murtuza et al. | May 2005 | B2 |
6913948 | Caletka et al. | Jul 2005 | B2 |
7005585 | Ishizaki | Feb 2006 | B2 |
7005750 | Liu | Feb 2006 | B2 |
7049705 | Huang | May 2006 | B2 |
7057284 | Chauhan et al. | Jun 2006 | B2 |
7064435 | Chung et al. | Jun 2006 | B2 |
7098407 | Kim et al. | Aug 2006 | B2 |
7102239 | Pu et al. | Sep 2006 | B2 |
7173828 | Lin et al. | Feb 2007 | B2 |
7224073 | Kim | May 2007 | B2 |
7242099 | Lin et al. | Jul 2007 | B2 |
7271484 | Reiss et al. | Sep 2007 | B2 |
7294929 | Miyazaki | Nov 2007 | B2 |
7317245 | Lee et al. | Jan 2008 | B1 |
7405484 | Usui et al. | Jul 2008 | B2 |
7436063 | Miyata et al. | Oct 2008 | B2 |
7453156 | Lee et al. | Nov 2008 | B2 |
7521284 | Miranda et al. | Apr 2009 | B2 |
7598599 | Chow et al. | Oct 2009 | B2 |
7642660 | Tay et al. | Jan 2010 | B2 |
7670939 | Topacio et al. | Mar 2010 | B2 |
7671454 | Seko | Mar 2010 | B2 |
7731078 | Lee et al. | Jun 2010 | B2 |
7732913 | Hsieh et al. | Jun 2010 | B2 |
7750457 | Seko | Jul 2010 | B2 |
7790509 | Gerber | Sep 2010 | B2 |
7791211 | Chen et al. | Sep 2010 | B2 |
7847399 | Masumoto | Dec 2010 | B2 |
7847417 | Araki et al. | Dec 2010 | B2 |
7851928 | Gallegos et al. | Dec 2010 | B2 |
7898083 | Castro | Mar 2011 | B2 |
7902660 | Lee et al. | Mar 2011 | B1 |
7902678 | Ohuchi et al. | Mar 2011 | B2 |
7902679 | Lin et al. | Mar 2011 | B2 |
7932170 | Huemoeller et al. | Apr 2011 | B1 |
7947602 | Ito et al. | May 2011 | B2 |
8039384 | Pagaila et al. | Oct 2011 | B2 |
20040056341 | Endo et al. | Mar 2004 | A1 |
20040232562 | Hortaleza et al. | Nov 2004 | A1 |
20050103516 | Kaneyuki | May 2005 | A1 |
20050248037 | Hung et al. | Nov 2005 | A1 |
20050287711 | Huang et al. | Dec 2005 | A1 |
20060102694 | Lee et al. | May 2006 | A1 |
20060131758 | Dao | Jun 2006 | A1 |
20070200234 | Gerber et al. | Aug 2007 | A1 |
20070235869 | Jang et al. | Oct 2007 | A1 |
20080093749 | Gerber et al. | Apr 2008 | A1 |
20080157402 | Ramakrishna et al. | Jul 2008 | A1 |
20080179740 | Liao | Jul 2008 | A1 |
20080277802 | Tsai et al. | Nov 2008 | A1 |
20090108445 | Liang | Apr 2009 | A1 |
20090114436 | Chen et al. | May 2009 | A1 |
20090152716 | Sohara | Jun 2009 | A1 |
20090191329 | Wang | Jul 2009 | A1 |
20090288866 | Tsai et al. | Nov 2009 | A1 |
20090308647 | Liao | Dec 2009 | A1 |
20090309237 | Chow et al. | Dec 2009 | A1 |
20100059866 | Jang et al. | Mar 2010 | A1 |
20100139965 | Wang et al. | Jun 2010 | A1 |
20110049703 | Hsu et al. | Mar 2011 | A1 |
20110254146 | Cho et al. | Oct 2011 | A1 |
Number | Date | Country | |
---|---|---|---|
20130154067 A1 | Jun 2013 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 12822504 | Jun 2010 | US |
Child | 13765594 | US |