Claims
- 1. An integrated circuit comprising:
a substrate; a layer of passivation over the substrate; and a bond pad over the substrate, the bond pad comprising:
a first wire bond region for coupling a first wire bond to the integrated circuit; and a second wire bond region for coupling a second wire bond to the integrated circuit, wherein at least a non-periphery portion of the first wire bond region is located over the passivation.
- 2. The integrated circuit of claim 1, wherein the substrate has active circuitry, and wherein at least a portion of the active circuitry underlies said portion of the bond pad located over the passivation.
- 3. The integrated circuit of claim 1, wherein the substrate has an interconnect region, and wherein at least a portion of the interconnect region underlies said portion of the bond pad located over the passivation.
- 4. The integrated circuit of claim 1, wherein a majority of the first wire bond region is located over the passivation.
- 5. The integrated circuit of claim 1, wherein none of the second wire bond region is located over the passivation.
- 6. The integrated circuit of claim 1, wherein at least a portion of the first wire bond region is located over the passivation, and at least a portion of the second wire bond region is located over the passivation.
- 7. The integrated circuit of claim 1, wherein the layer of passivation underneath the bond pad has an opening, and where the opening is any shape.
- 8. The integrated circuit of claim 1, wherein the layer of passivation underneath the bond pad has a first opening and a second opening.
- 9. The integrated circuit of claim 1, wherein the first wire bond region and the second wire bond region are electrically connected.
- 10. An integrated circuit as in claim 1, wherein the bond pad further comprises:
a probe region for receiving a probe.
- 11. An integrated circuit as in claim 10, wherein the probe region is adjacent to the first wire bond region and is not adjacent to the second wire bond region.
- 12. An integrated circuit as in claim 10, wherein the probe region is located between the first wire bond region and the second wire bond region.
- 13. An integrated circuit as in claim 10, wherein the first wire bond region is adjacent to the second wire bond region.
- 14. An integrated circuit as in claim 10, wherein the first wire bond comprises a first insulating wire and the second wire bond comprises a second insulating wire.
- 15. An integrated circuit as in claim 1, wherein the bond pad is located in a periphery region of the integrated circuit.
- 16. An integrated circuit as in claim 1, wherein the bond pad is located in a non-periphery region of the integrated circuit.
- 17. An integrated circuit as in claim 1, wherein the integrated circuit is packaged in a multi-chip package, and wherein the multi-chip package comprises:
a second integrated circuit comprising a second bond pad; and a wire for electrically coupling the first wire bond region and the second bond pad.
- 18. A method for forming an integrated circuit comprising:
providing a substrate; forming a layer of passivation over the substrate; and forming a bond pad over the substrate, wherein forming the bond pad comprises:
forming a first wire bond region for coupling a first wire bond to the integrated circuit; and forming a second wire bond region for coupling a second wire bond to the integrated circuit. wherein at least a non-periphery portion of the first wire bond region is located over the passivation.
- 19. A multi-chip package, comprising:
a first integrated circuit, comprising:
a substrate; a layer of passivation over the substrate; and a first bond pad over the substrate, the first bond pad comprising:
a first wire bond region for coupling a first wire bond to the first integrated circuit; and a second wire bond region for coupling a second wire bond to the first integrated circuit, wherein at least a non-periphery portion of the first wire bond region is located over the passivation; a second integrated circuit, comprising:
a second bond pad; and a first wire for electrically coupling the first wire bond region and the second bond pad.
- 20. The integrated circuit of claim 19, wherein the first integrated circuit and the second integrated circuit are stacked.
- 21. The integrated circuit of claim 19, wherein the first integrated circuit and the second integrated circuit are adjacent.
- 22. The integrated circuit of claim 19, wherein the first integrated circuit further comprises a third bond pad over the substrate, and wherein the multi-chip package further comprises a second wire for electrically coupling the second wire bond region and the third bond pad.
RELATED APPLICATION
[0001] This application is a continuation-in-part of U.S. application Ser. No. 10/097,036 filed Mar. 13, 2002, entitled “Semiconductor Device Having A Bond Pad And Method Therefor,” and assigned to the assignee hereof.
[0002] This is related to copending U.S. application Ser. No. 10/097,059 filed Mar. 13, 2002, entitled, “Semiconductor Device Having a Wire Bond Pad and Method Therefor,” and assigned to the assignee hereof.
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
10097036 |
Mar 2002 |
US |
Child |
10304416 |
Nov 2002 |
US |