1. Field of the Invention
The present invention relates to a semiconductor device, and more particularly, to a semiconductor device provided with an electrode penetrating through a substrate.
2. Description of the Related Art
Along with the functional upgrading and the diversification of semiconductor devices, there has recently been proposed a semiconductor device integrated by vertically stacking a plurality of semiconductor chips. Such a semiconductor device is configured to achieve electrical conduction between respective semiconductor chips by an electrode penetrating through the substrate of each semiconductor chip. The electrode penetrating through the substrate is so-called a through silicon via (TSV).
For example, JP2010-272737A discloses a method of connecting a plurality of semiconductor chips including TSVs. Bumps are formed on each TSV as connecting terminals on both sides of a semiconductor chip. The bumps include a front bump formed on one surface (front surface) on which semiconductor elements are formed and a rear bump formed on another surface (rear surface). Electrical conduction between semiconductor chips is ensured by joining a front bump of one semiconductor chip and a rear bump of another semiconductor chip to each other with solder.
The present inventor has found a structure in which the thin-filming of layers, such as a solder layer, which are fluidized by heating is suppressed by providing sub-bumps along with a usual bump structure (main bumps), so that the sub-bumps come into contact with one another earlier than the main bumps at the time of joining semiconductor chips, thereby securing margins of joint between the main bumps.
That is, according to one exemplary embodiment of the present invention, there is provided a semiconductor device including:
a substrate including a semiconductor substrate;
a first main bump and a first sub-bump formed over the substrate to protrude from a first surface of the substrate; and
a second main bump and a second sub-bump formed over the substrate to protrude from a second surface of the substrate,
the first main bump and the second main bump being electrically connected to each other through at least a plug penetrating through the semiconductor substrate, wherein the semiconductor device has at least one of a difference between the height of the first sub-bump from the first surface of the substrate and the height of the first main bump from the first surface of the substrate and a difference between the height of the second sub-bump from the second surface of the substrate and the height of the second main bump from the second surface of the substrate.
According to another exemplary embodiment of the present invention, there is provided a semiconductor device provided with an electrode penetrating through a substrate, the electrode including:
a main electrode provided with a first main bump protruded from a first surface of the substrate, and a second main bump protruded from a second surface of the substrate to constitute a current pathway; and
a sub-electrode provided with a first sub-bump protruded from the first surface of the substrate and a second sub-bump protruded from the second surface of the substrate,
wherein the length of the sub-electrode, including the first sub-bump and the second sub-bump, in a substrate thickness direction is greater than the length of the main electrode, including the first main bump and the second main bump.
According to yet another exemplary embodiment of the present invention, there is provided a semiconductor device including:
a plurality of semiconductor chips stacked to each other,
a first main bump and a first sub-bump protruded from a first surface of each of semiconductor chips; and
a second main bump and a second sub-bump protruded from a second surface of each of the semiconductor chips, wherein
the first main bump and the second main bump being electrically connected to each other through at least a plug penetrating through a semiconductor substrate in at least the semiconductor chip provided between other semiconductor chips,
one of a pair of the first main bump and the first sub-bump of each of the semiconductor chips and a pair of the second main bump and the second sub-bump of each of the semiconductor chips includes a layer to be fluidized by heating as the outermost layer,
a sum of the height of the first main bump from the first surface of each of the semiconductor chips and the height of the second main bump from the second surface of each of the semiconductor chips is smaller than a sum of the height of the first sub-bump from the first surface of each of the semiconductor chips and the height of the second sub-bump from the second surface of each of the semiconductor chips,
at least one of the first main bumps is joined to a second main bump protruded from the second surface of another semiconductor chip at a first joint part by the layer to be fluidized by heating with little collapse, and
at least one of the first sub-bumps is joined to a second sub-bump protruded from the second surface of another semiconductor chip at a second joint part by the layer to be fluidized by heating with large collapse.
In the present invention, sub-bumps greater in height than main bumps are provided, so that the sub-bumps come into contact with one another earlier than the main bumps and serve as stoppers at the time of joining the main bumps. Consequently, it is possible to suppress the thin-filming of a layer between joined main bumps, such as a solder layer, to be fluidized by heating, and therefore, provide a high-reliability semiconductor device.
The above features and advantages of the present invention will be more apparent from the following description of certain preferred embodiments taken in conjunction with the accompanying drawings, in which:
The invention will be now described herein with reference to illustrative embodiments. Those skilled in the art will recognize that many alternative embodiments can be accomplished using the teachings of the present invention and that the invention is not limited to the embodiments illustrated for explanatory purpose.
In the semiconductor device of the embodiments, a state in which the uppermost layer of interconnects fabricated on a semiconductor substrate and a state in which semiconductor elements are formed on the semiconductor substrate are collectively referred to as a “substrate”. In addition, it is assumed that the semiconductor substrate uses a silicon substrate serving as a base of the substrate. Further, a plurality of semiconductor devices is fabricated on a “wafer” (silicon wafer) and the semiconductor device that is diced from the wafer is referred to as a “semiconductor chip”. The terms “main” and “sub-” are basically used herein to distinguish whether various elements, components, regions, layers etc. are mainly or subsidiary used.
It will be understood that, although the terms first, second, third etc. may be used herein to describe various elements, components, regions, layers etc., these elements, components, regions, layers etc. should not be limited by these terms.
Main bumps and sub-bumps are also disposed on the rear surface of the semiconductor chip in the same layout as described above, and semiconductor chips sharing the bump layout are joined to each other or one another.
In the present invention, the sub-bumps serve as stoppers at the time of stacking chips, as the result of being formed to be greater in height than the main bumps, and joint margins are secured for the main bumps. Thus, it is possible to suppress the thin-filming of a layer between joined main bumps, such as a solder layer, to be fluidized by heating as illustrated in
Note that in the present invention, a TSV provided with main bumps is referred to as a main TSV for the reason that the TSV is used mainly as a current pathway, and a TSV provided with sub-bumps is referred to as a sub-TSV. The sub-TSV is a dummy which is normally not used as a current pathway, but can be used as a subsidiary current pathway, such as a current pathway for releasing static electricity or the like.
Hereinafter, specific examples of manufacturing a semiconductor device of the present invention will be shown by citing exemplary embodiments, though the present invention is not limited to these exemplary embodiments only.
First, as illustrated in
Next, on the main surface of the semiconductor substrate, semiconductor circuits such as a semiconductor element and an interconnect layer are formed in memory cell region 2 and peripheral circuit region 3, and members, such as pads and via plugs, which constitute part of a TSV of the same layer are formed in sub-TSV-forming region 8 and main TSV-forming region 9. For example, as illustrated in
Storage-node pad 21, capacitor 22, storage-node plate 23, and first via plug 25 are provided in memory cell region 2 in a layer of second interlayer insulating film 24. Second interconnects 29 and second via plugs 30 are provided in peripheral circuit region 3. Second interconnect pads 29a and second via plugs 30a are also provided in the same layer of sub-TSV-forming region 8 and main TSV-forming region 9.
In addition, third interconnect 32 and third interconnect pad 32a are provided in third interlayer insulating film 31, third via plug 34, 34a, fourth interconnect 35, and fourth interconnect pad 35a are provided in fourth interlayer insulating film 33, fourth via plug 37, 37a is provided in fifth interlayer insulating film 36, and fifth interconnect 38 and fifth interconnect pad 38a are provided on fifth interlayer insulating film 36, respectively, in an upper layer. Yet additionally, protective film 39 is provided on the uppermost layer.
Each interlayer insulating film is composed of a silicon oxide film, cover film 17 and protective film 39 are composed of a silicon nitride film, and each interconnect and each via plug are composed of a conductive material such as metal.
Next, a method of forming TSVs will be described with reference to the B-B′ cross section of
First, as illustrated in
Subsequently, as illustrated in
Next, as illustrated in
As illustrated in
As illustrated in
As illustrated in
Then, 50 μm-thick adhesive layer 52 is formed on the entire surface of the device being fabricated. Wafer support system (WSS) 53 made of a 675 μm-thick glass substrate almost the same in diameter as the semiconductor substrate (silicon wafer) is bonded onto adhesive layer 52 (
The substrate (wafer) is held on WSS 53 to grind the rear surface of the semiconductor substrate. Hereafter, each drawing is shown upside down.
Rear-surface protective film 54 made of 300 nm-thick silicon nitride is formed across the polished rear surface by a plasma CVD method. Subsequently, 50 μm-thick photoresist 55 is coated on the entire rear surface, and second sub-bump hole pattern 56 and second main bump hole pattern 57 are formed by photolithography. These hole patterns are formed so that diameter D4 of second sub-bump hole pattern 56 is smaller than diameter D5 of second main bump hole pattern 57. For example, the hole patterns are formed so that D4 is 10 μm and D5 is 15 μm. A pattern on a mask used in the lithography of photoresist 55 is previously formed in conformity to those dimensions, and the hole patterns are formed by one-shot exposure (
Using photoresist 55 as the mask, rear-surface protective film 54, semiconductor substrate 7 and silicon film 16a are dry-etched to form second sub-bump hole 58 and second main bump hole 59 to expose therein first interconnect pad 26a (
Next, a 250 nm-thick titanium film and a 750 nm-thick Cu film are sequentially formed on the entire rear surface by a sputtering method to form second feed layer 60. Thereafter, 12 μm-thick photoresist 61 is formed on the entire rear surface to form second sub-bump opening 62 and second main bump opening 63 by photolithography. Second sub-bump opening 62 and second main bump opening 63 have the same diameter denoted by D6 which is set to 22 μm. Side surface 62a formed by coating a side wall of second sub-bump hole 58 with second feed layer 60 and upper surface 62b formed by coating second feed layer 60 on rear-surface protective film 54 are exposed in second sub-bump opening 62. On the other hand, side surface 63a formed by coating a side wall of second main bump hole 59 with second feed layer 60 and upper surface 63b formed by coating second feed layer 60 on rear-surface protective film 54 are exposed in second main bump opening 63. Diameter D4a of side surface 62a equals a value given by subtracting a value (2 μm) twice the 1 μm film thickness of second feed layer 60 from D4, i.e., 8 μm. Diameter D5a of side surface 63a is likewise calculated to be 13 μm (
As illustrated in
Thereafter, photoresist 61 and exposed portions of second feed layer 60 are removed, thereby forming second sub-bump 68 and second main bump 69 formed over substrate 70 to protrude from the second surface of substrate 70, as illustrated in
The present exemplary embodiment uses a method in which variations are previously made to the diameters of a plurality of holes in which TSVs are to be formed. Then, the method takes advantage of the fact that an area of Cu film growth reduces in a self-aligned manner in a narrow hole to increase the growth rate of a Cu film in the height direction thereof. Consequently, an upper surface of the Cu film formed in the narrow hole is relatively greater in height at the moment that the burial of the Cu film in a wide hole is completed. With this method, the upper surface of a sub-bump is made greater in height than the upper surface of a main bump, thereby suppressing thin-filming due to the collapse of a solder layer in the main bump.
In the formation of a front bump in Exemplary Embodiment 1, offsets D1 of 30 μm are secured for both first sub-bump hole 40 and first main bump hole 41 to form PIQ hole pattern 43, so that the first sub-bump and the first main bump are the same in shape. In the present exemplary embodiment, however, PIQ hole pattern 43a surrounding first sub-bump hole 40 is formed so that the diameter of the hole pattern is the same as or larger, within the upper limit of approximately 2 μm, than diameter D0 of first sub-bump hole 40. On the other hand, PIQ hole pattern 43b surrounding first main bump hole 41 is formed while securing offset D1 of 30 μm as in Exemplary Embodiment 1 (
Next, photoresist 45 is formed after first feed layer 44 is formed in the same way as in Exemplary Embodiment 1. Then, first sub-bump opening pattern 46 and first main bump opening pattern 47 having diameter D3 are likewise formed. Thereafter, Cu film 48 is grown by a plating method (
Since first sub-bump opening pattern 46 and first main bump opening pattern 47 have the same diameter D3, burial is completed at the same point in time in both holes. That is, the growth heights of the outer edges of first sub-bump hole 40 and first main bump hole 41 from the upper surface of first feed layer 44 are the same. Accordingly, first Cu sub-layer 48a having surface 48a-s is formed in first sub-bump opening pattern 46 and first Cu main layer 48b having surface 48b-s is formed in first main bump opening pattern 47. At this time, since the first Cu sub-layer is elevated by as much as the height of PIQ layer 42 in first sub-bump hole 40, surface 48a-s of first Cu sub-layer 48a is greater in height than surface 48b-s of first Cu main layer 48b (
Thereafter, first metal joining sub-layer 49a and first metal joining main layer 49b made of a 3 μm-thick Sn—Ag alloy are formed in the same way as in Exemplary Embodiment 1 (
Hereafter, backgrinding is performed in the same way as in Exemplary Embodiment 1 to form second sub-bump 68 and second main bump 69. Unlike Exemplary Embodiment 1, second sub-bump 68 and second main bump 69 are formed over substrate 70 to protrude from the second surface of substrate 70 so as to be the same in shape (
If a plurality of semiconductor chips including TSVs thus formed is stacked, first metal joining sub-layer 49a collapses and extrudes out the periphery to form side drop 49a′ at a part (a second joint part) where elevated first sub-bump 50H and second sub-bump 68 are in contact with each other, as in Exemplary Embodiment 1. First metal joining main layer 49b collapses only slightly, however, at a part (a first joint part) where first main bump 51 and second main bump 69 are contact with each other, and does not form any side drops (
In the steps of
First, rear-surface protective film 54 is formed after carrying out steps up to the step of
Next, after second feed layer 60 is formed, second sub-bump opening 62 is formed in photoresist 61, so as to have diameter D61, and second main bump opening 63 is formed so as to have diameter D62. If electrolytic Cu film plating is performed under this condition, the plugging of the second sub-bump hole and second main bump hole occurs at the same point in time. Subsequent growth progresses faster in second sub-bump opening 62 smaller in diameter, however. Consequently, second Cu sub-layer 64a becomes greater in surface height than second Cu main layer 64b. In addition, second metal joining sub-layer 65a formed in second sub-bump opening 62 smaller in diameter becomes greater in thickness than second metal joining main layer 65b formed in second main bump opening 63. Accordingly, second sub-bump can be made greater in height than second main bump (
In Exemplary Embodiment 3, a case has been shown in which variations are made to the diameters of bump openings formed in a photoresist to serve as a plating mask at the time of forming a rear bump. This method can also be applied to a front bump,
Note that in the above-described exemplary embodiments, cases have been described in which either one of front and rear sub-bumps is made greater in height. It is also possible, however, to increase the heights of both sub-bumps. For example, if a height difference of one sub-bump is not adequate as a joint margin, the bump heights may be changed on both the front and rear surfaces. Thus, sufficient joint margins can be secured. That is, TSVs are formed so that the length of a sub-TSV in the substrate thickness direction is greater than the length of a main TSV in the substrate thickness direction with a predetermined joint margin secured therebetween, in either case, adjustments are made so as to be able to secure desired joint margins.
Joint margins to be secured may be selected as appropriate, according to the thicknesses and materials of the first and second metal joining layers, so as to be optimum. A joint margin of 1 μm or larger is preferred since it is possible to suppress a decrease in joint strength due to the segregation of Au. An upper limit of joint margins should be within the range in which main bumps are securely joined to each other. That is, the upper limit should be no greater than the film thickness of a solder layer included in either the first metal joining layer or the second metal joining layer of a main TSV.
In the present invention, a height variation is made between a sub-bump and a main bump to avoid the collapse of a joining layer. Thus, the present invention also has the advantageous effect that constrains on the materials of metal joining layers are relaxed. As a result, the materials are not limited to those shown in the exemplary embodiments, including a Sn—Ag alloy used as the first metal joining layer and a Ni/Au laminated film used as the second metal joining layer, but a combination of various materials is applicable. That is, in the present invention, one of a pair of the first main bump and the first sub-bump and a pair of the second main bump and the second sub-bump includes a layer to be fluidized by heating as the outermost layer. Examples of the combination include:
(1) front bump: Au/Ni/Cu, rear bump: Sn—Ag/Ni/Cu;
(2) front bump: Sn—Ag/Ni/Cu, rear bump: Au/Ni/Cu;
(3) front bump: Au/Ni/Cu, rear bump: Sn—Ag/Cu; and
(4) front bump: Sn—Ag/Cu, rear bump: Au/Ni/Cu.
Also in the present invention, an example has been cited in which a sub-bump is formed as part of a sub-TSV, in order to ensure that the mechanical strength of the sub-TSV at the time of joining is substantially the same as that of a main TSV. If the electrodes have no problems in terms of mechanical strength, first and second sub-bumps may be formed on both surfaces of a substrate without being electrically connected to each other. For example, in
In addition, in the description given above, a case has been shown in which annular insulating region 11 is formed. Insulation is not limited to this method, however. Alternatively, an insulating layer may be formed on sidewalls of a plug penetrating through the semiconductor substrate to insulate the semiconductor substrate and the plug from each other. In a case where annular insulating region 11 is formed, the insulating region is not limited to such a single-ringed annular structure as illustrated in the figure, but may be a double or more-ringed annular structure.
Yet additionally, in the description given above, a case has been shown in which the second man bump and the second main bump and the second sub-bump are formed integrally with plugs penetrating through the semiconductor substrate. Bump formation is not limited to this method, however. Alternatively, the second main bump and the second sub-bump may be formed separately. If the bumps are formed separately and the second sub-bump is made greater in height than the second main bump, it is possible to apply such a technique of varying the aperture diameter of a plating mask as shown in Exemplary Embodiment 3. If the bumps are formed separately in this way, only the bump structures of the rear surface of the semiconductor substrate may be formed without providing a plug penetrating through the semiconductor substrate for the second sub-bump.
In Exemplary Embodiments 1 to 4 described above, a case is mentioned in which a rear bump (TSV) is formed from the rear surface of the semiconductor substrate. The present invention is not limited to this method, however. Alternatively, the TSV can also be formed from the front surface of the substrate. In the present exemplary embodiment, a description will be given of a TSV based on a via middle method in which the TSV is formed after a semiconductor element is formed on a surface of the semiconductor substrate.
First, as illustrated in
Next, as illustrated in
Next, as illustrated in
Thereafter, conductive film 82 and insulating film 81 are planarized and removed by CMP or the like, to expose first via plug 25 and second via plug 30. Note that first via plug 25 and second via plug 30 may alternatively be formed by letting the via plugs penetrate through remaining insulating film 81 and second interlayer insulating film 24 after conductive film 82 is removed. Hereafter, remaining steps among those of
Subsequently, first main bump 51 and first sub-bump 50H made greater in height than the first main bump are formed by the method shown in Exemplary Embodiment 2 (
Next, the semiconductor substrate (wafer) is held on WSS 53 to grind the rear surface of the semiconductor substrate. Hereafter, figures will be shown upside down.
Rear-surface protective film 54 is formed on the entire rear surface (
In the present exemplary embodiment, a case has been shown in which first main bump 51 on the front surface of the substrate and first sub-bump 50H made greater in height than the first main bump are formed. Bump formation is not limited to this method, however. Alternatively, the present exemplary embodiment may have higher second sub-bump 89 than second main bump 88 that are formed by changing opening diameters of photoresist 85 for plating in a similar manner as in Exemplary Embodiment 3. For example, the opening diameter for forming the second sub-bump can be reduced than that for forming the second main bump. It is also possible to make height variations on the front surface and the rear surface, respectively.
As described above, according to the present invention, there is no need to convexly upheave a solder layer in advance by reflow. Thus, it is also possible to simplify process steps. Needless to say, the device thus fabricated can also be used after a solder reflow treatment is performed thereon.
By stacking a plurality of semiconductor chips including a sub-bump greater in height than a main bump according to the present invention and, thereby, forming such a semiconductor device as illustrated in
Although only one system bus 410 is shown here for the sake of simplicity, a plurality of system buses is connected in series or parallel, as necessary, through connectors or the like. In addition,
Number | Date | Country | Kind |
---|---|---|---|
2011-214473 | Sep 2011 | JP | national |