This U.S. non-provisional patent application claims priority under 35 U.S.C. §119 to Korean Patent Application No. 10-2010-0122280, filed on Dec. 2, 2010, the entire contents of which are hereby incorporated by reference.
The present inventive concept herein relates to semiconductor package and method of manufacturing the same, and more particularly, to a semiconductor package including a wafer level package and a method of manufacturing the same.
In a wafer level package, after forming a first molding portion protecting a chip package interaction and a semiconductor chip, a second molding portion protecting the chip package interaction, the semiconductor chip and a circuit substrate is formed. Adhesive strength between the first molding portion and the second molding portion may be relatively weak, and detachment of the molding portions may occur.
Embodiments of the inventive concept provide a semiconductor package. The semiconductor package may include a circuit substrate, a semiconductor chip mounted on the circuit substrate, a chip package interaction disposed between the circuit substrate and the semiconductor chip, a first molding portion covering part of the semiconductor chip and part of the chip package interaction, a second molding portion formed on the first molding portion, and an adhesion portion adhering the first and second molding portions to each other, the adhesion portion being disposed between the first and second molding portions.
Embodiments of the inventive concept also provide a semiconductor package. The semiconductor package may include a substrate, a semiconductor chip mounted on the substrate, a molding structure covering the semiconductor chip and the substrate. The molding structure comprises a first part adjacent to the semiconductor chip, a second part surrounding the first part, and an adhesion portion disposed between the first part and the second part.
Embodiments of the inventive concept also provide a method of manufacturing a semiconductor package. The method may include mounting a semiconductor chip on a chip package interaction so that a first side of the semiconductor chip faces a first side of the chip package interaction, forming a first molding portion covering a portion of the first side of the chip package interaction and a portion of sides of the semiconductor chip perpendicular to the first side of the semiconductor chip, mounting the chip package interaction on a circuit substrate, forming an adhesion portion along a surface profile of the semiconductor chip, the chip package interaction, the first molding portion and the circuit substrate, and forming a second molding portion on the adhesion portion to cover a portion of the first molding portion and a portion of the circuit substrate.
Embodiments of the inventive concept also provide a semiconductor package, comprising a circuit substrate, a chip package interaction on the circuit substrate, a plurality of semiconductor chips on the chip package interaction, a first molding portion on lateral sides of the semiconductor chips, an adhesion portion on the first molding portion and extending along lateral sides of the chip package interaction to the circuit substrate, and onto a top surface of the circuit substrate, and a second molding portion on the adhesion portion extending along lateral sides of the chip package interaction to the circuit substrate.
The adhesion portion may also extend on top of the semiconductor chips.
The plurality of semiconductor may be positioned next to each other in a horizontal direction or vertically stacked on the chip package interaction.
The foregoing and other features of the inventive concept will be apparent from the more particular description of embodiments of the inventive concept, as illustrated in the accompanying drawings in which like reference characters may refer to the same or similar parts throughout the different views. The drawings are not necessarily to scale, emphasis instead being placed upon illustrating the principles of the embodiments of the inventive concept. In the drawings, the thickness of layers and regions may be exaggerated for clarity.
Exemplary embodiments of the inventive concept will be described below in more detail with reference to the accompanying drawings. The embodiments of the inventive concept may, however, be embodied in different forms and should not be constructed as limited to the embodiments set forth herein. Like numbers may refer to like elements throughout.
In the drawings, the thickness of layers and regions may be exaggerated for clarity. It will also be understood that when an element such as a layer, region or substrate is referred to as being “on” or “onto” another element, it may lie directly on the other element or intervening elements or layers may also be present.
Referring to
The module substrate 20 is a substrate, for example, a mother board, in which a plurality of process devices are connected to one another. The module substrate 20 includes a circuit 152 to which a ground electric potential is applied.
The module substrate 20 is electrically connected to the semiconductor package 10. According to embodiments of the inventive concept, the semiconductor package 10 is electrically connected to one side of the module substrate 20 by first connection patterns 150. The first connection patterns 150 are, for example, solder balls.
Since the semiconductor package 10 is mounted on the module substrate 20, the module substrate 20, in accordance with an embodiment of the inventive concept, has a size that is larger than the semiconductor package 10.
The semiconductor package 10 includes a circuit substrate 140, a chip package interaction (CPI) 108, a semiconductor chip 130, a first molding portion 136, a second molding portion 144 and an adhesion portion 142. Referring to
The circuit substrate 140 may be, for example, a printed circuit board (PCB). The circuit substrate 140 includes a first side and a second side facing the first side. The second side of the circuit substrate 140 is disposed to face the module substrate 20. The circuit substrate 140 includes a circuit 141 connected to the circuit 152 to which a ground electric potential is applied.
As described above, the first connection patterns 150 are disposed between the circuit substrate 140 and the module substrate 20. One side of the circuit substrate 140 is spaced apart from the chip package interaction 108 while facing the chip package interaction 108.
The chip package interaction 108 includes a semiconductor substrate 100 and an interlayer insulating film 102. The semiconductor substrate 100 includes one side (back side) facing the semiconductor chip 130 and another side (active side) on which an integrated circuit (not illustrated) is disposed. The integrated circuit includes at least one of a random access memory (RAM), a nonvolatile memory, a memory control circuit, an application processor circuit, a power supplier circuit, a mode and a radio frequency circuit. The integrated circuit is electrically connected to pads 116 and a through silicon via (TSV) 104 through an interconnection pattern 106.
The chip package interaction 108 includes the through silicon via 104. The through silicon via 104 may have various shapes.
Referring to “A” of
Referring to
Referring to
A first under fill 111 covering the second connection patterns 110 is disposed in a space between the circuit substrate 140 and the chip package interaction 108. The second connection patterns 110 electrically connects the circuit substrate 140 and the chip package interaction 108. The second connection patterns 110 may have, for example, a ball shape. For example, the second connection patterns 110 may be a solder ball. The first under fill 111 protects the semiconductor package 10 from physical impact and chemical impact. The first under fill 111 includes, for example, an insulating material.
The semiconductor chip 130 is spaced apart from and faces the chip package interaction 108. Referring to
The semiconductor chip 130, in accordance with an embodiment of the inventive concept, has a size smaller than the chip package interaction 108. A plurality of semiconductor chips 130 may be disposed on the chip package interaction 108. According to an embodiment of the inventive concept, the semiconductor chips 130 disposed on the chip package interaction 108 are horizontally spaced apart from one another on one side of the chip package interaction 108. Although two semiconductor chips 130 are illustrated in
The semiconductor chip 130 and the chip package interaction 108 are electrically connected to each other by third connection patterns 132. The third connection patterns 132 may have a ball shape. For instance, the third connection patterns 132 are solder balls. The third connection patterns 132, in accordance with an embodiment of the inventive concept, are smaller than the second connection patterns 110.
A second under fill 134 covering the third connection patterns 132 is disposed between the semiconductor chip 130 and the chip package interaction 108. The second under fill 134 protects the semiconductor package 10 from physical impact and chemical impact. The second under fill 134 includes, for example, an insulating material. The second under fill 134 may be formed of the same material as the first under fill 111.
The first molding portion 136 partly covers the semiconductor chip 130, the second under fill 134 and the chip package interaction 108. More specifically, the first molding portion 136 contacts lateral sides of the semiconductor chip 130 and the second under fill 134 and a part of a side of the chip package interaction 108 facing the semiconductor chip 130. In the case that there are a plurality of the semiconductor chips 130, the first molding portion 136 also fills a space between adjacent semiconductor chips 130. A height of the first molding portion 136, in accordance with an embodiment of the inventive concept, is the same as the sum of a height of the semiconductor chip 130 and a height of the third connection pattern 132. For example, a top surface of the first molding portion 136 is even with a side of the semiconductor chip 130. The first molding portion 136 may include, for example, an epoxy molding compound.
The first molding portion 136 may be disposed to surround the semiconductor chip 130 with various structures.
Referring to
Referring to
The second molding portion 144 is disposed adjacent to the first molding portion 136 and is disposed to partly cover the chip package interaction 108, the first under fill 111 and the circuit substrate 140. The second molding portion 144 may include the same material as the first molding portion 136. Alternatively, the second molding portion 144 includes a different material from the first molding portion 136.
The second molding portion may have various shapes.
Shapes of the second molding portion 144, 144a and 144b are illustrated in the present embodiments by example and a shape of the second molding portion is not limited thereto.
The adhesion portion 142 is disposed between the first and second molding portions 136 and 144 to improve an adhesive strength between the first and second molding portions 136 and 144. Referring to
The first through third parts P1, P2 and P3 of the adhesion portion 142 may have various thicknesses.
Referring to
The adhesion portion 142 in accordance with embodiments of the inventive concept may include an insulating material such as epoxy resin, polyimide or a permanent photoresist. The adhesion portion 142 may further include thermal interface material (TIM), metal paste and nano-particles to improve thermal emission characteristics. Also, the adhesion portion 142 may include conductive material such as metal foil or shielding case material.
According to embodiments of the inventive concept, an end of the adhesion portion 142 is electrically connected to a circuit of the module substrate 20 to which a ground electric potential is applied. For example, an end of the adhesion portion 142 is electrically connected to the module substrate 20 through the circuit substrate 140. Alternatively, an end of the adhesion portion 142 is directly connected to a circuit of the module substrate 20.
Referring to
The adhesion portion 142 between the first and second molding portions 136 and 144 improves an adhesive strength between the first and second molding portions 136 and 144. Also, the adhesion portion 142 including a conductive material, is connected to a circuit of the module substrate to which a ground electric potential is applied. As a result, electromagnetic interference (EMI) and noise characteristics may be improved. Thermal emission characteristics of a semiconductor module may be improved by an adhesion portion to which thermal interface material (TIM), metal paste and nano-particles are added.
Referring to
The first module portion 136 contacts the upper surface of the semiconductor chip 130, side surfaces perpendicular to the upper surface of the semiconductor chip 130 and side surfaces of a second under fill 134. A height of the first molding portion 136c is greater than the sum of heights of the second under fill 134 and the semiconductor chip 130.
The second molding portion 144 is disposed adjacent to the first molding portion 136c and partly covers the chip package interaction 108, a first under fill 111 and the circuit substrate 140. The second molding portions 144a and 144b, as illustrated in
The adhesion portion 142 is disposed between the first and second molding portions 136c and 144 to improve an adhesive strength between the first and second molding portions 136c and 144. The adhesion portion 142 in accordance with embodiments of the inventive concept may include a first part P1, a second part P2 and a third part P3. Referring to
The descriptions of constituent structures of a semiconductor module which are not described in detail in the present embodiment are the same or substantially the same as the descriptions of the semiconductor module illustrated with reference to
Referring to
The adhesion portion 142 is disposed between the first and second molding portions 136 and 144 to improve an adhesive strength between the first and second molding portions 136 and 144. The adhesion portion 142 in accordance with embodiments of the inventive concept may have a multilayer structure. Referring to
The descriptions of constituent structures of a semiconductor module which are not described in detail in the present embodiment are the same or substantially the same as the descriptions of the semiconductor modules illustrated in
Referring to
According to embodiments of the inventive concept, two or more semiconductor chips may be stacked on one side of the chip package interaction 108. The semiconductor chips 130 are electrically connected to one another.
Although a structure in which two semiconductor chips 130a and 130b are stacked is described in the present embodiment as an example, the quantity of the semiconductor chips 130 is not limited thereto.
The semiconductor chips include a first semiconductor chip 130a disposed to be adjacent to the chip package interaction 108 and a second semiconductor chip 130b disposed on the first semiconductor chip 130a. The first and second semiconductor chips 130a and 130b are spaced apart from each other. The first and second semiconductor chips 130a and 130b are electrically connected to each other by fourth connection patterns 133. The first semiconductor chip 130a includes a through silicon via 131. The through silicon via 131 may be a first via type, a middle via type or a last via type.
The descriptions of constituent structures of a semiconductor module which are not described in detail in the present embodiment are the same or substantially the same as descriptions of semiconductor modules illustrated in
Referring to
A process of forming the chip package interaction 108 is described as follows. A through silicon via 104 is formed in a part of an interlayer insulating film 102 and a part of a semiconductor substrate 100. According to an embodiment, the through silicon via 104 is formed during formation of an integrated circuit and an interconnection circuit. According to another embodiment, the through silicon via 104 partly penetrating the semiconductor substrate 100 is formed, and then the integrated circuit and the interconnection circuit are formed. A through silicon via 104 formed by an embodiment may be a first via and may have the structure shown in
In accordance with an embodiment of the inventive concept, the second connection patterns 110 electrically connected to the interconnection circuit are formed on the chip package interaction 108.
Referring to
Referring to
Referring to
Referring to
A process of redistributing the pads 116 is described as follows. Micro pads 118 are formed on the pads 116. Redistributed line patterns 120 are formed on the micro pads 118 using electroless plating. According to embodiments of the inventive concept, the steps in FIGS. 9E and 9F may be omitted depending on design specifications. The redistributed structure 122 is omitted from
Referring to
More specifically, the semiconductor chips 130 are electrically connected to the chip package interaction 108 by third connection patterns 132. According to an embodiment, after the third connection patterns 132 are formed on the pads 116, the semiconductor chips 130 are electrically connected to the third connection patterns 132. According to another embodiment, after the third connection patterns 132 are formed on the semiconductor chips 130, the third connection patterns 132 are electrically connected to the pads 116. A second under fill 134 covering the third connection patterns 132 is formed in a space between the semiconductor chips 130 and the chip package interaction 108.
According to embodiments, one or more semiconductor chips 130 may be disposed on the chip package interaction, and may be disposed to be horizontally spaced apart from one another on the chip package interaction 108, or, as illustrated in
Referring to
According to an embodiment, the first molding portion 136 is formed to cover lateral side surfaces of the semiconductor chip 130. A top surface of the first molding portion 136 is even with a top surface of the semiconductor chip 130. According to another embodiment, as illustrated in
Referring to
Referring to
A first under fill 111 covering the second connection patterns 110 is formed in a space between the chip package interaction 108 and the circuit substrate 140.
Referring to
Methods of forming the adhesion portion 142 may vary. According to an embodiment, the adhesion portion 142 is formed by coating an adhesion material using a spin coating method. According to another embodiment, the adhesion portion 142 is formed by coating an adhesion material using a spray method. According to another embodiment, the adhesion portion 142 is formed by taping an adhesion material.
Thicknesses of parts of the adhesion portion 142 may be equal to or different from each other depending on a formation method or a formation condition. For example, refer to
The adhesion portion 142 includes, for example, an insulating material such as epoxy resin, polyimide or permanent photoresist. The adhesion portion 142 may further include thermal interface material (TIM), metal paste and nano-particles to improve thermal emission characteristics. Also, the adhesion portion 142 may include conductive material such as metal foil or shielding case material.
Referring, for example to
According to another embodiment, as illustrated in
Referring to
According to an embodiment of the inventive concept, the second molding portion 144 is formed on a side surface of the first molding portion 136, a side surface of the chip package interaction 108 and a top surface of the circuit substrate 140. A top surface of the second molding portion 144 may be even with or higher than a top surface of the semiconductor chip 130 by a thickness of the adhesion portion 142. According to another embodiment of the inventive concept, as illustrated in
A semiconductor package 10 including the semiconductor chip 130, the chip package interaction 108, the circuit substrate 140, the first molding portion 136, the second molding portion 144 and the adhesion portion 142 is formed.
Referring to 9M, the semiconductor package 10 is mounted on a module substrate 20.
The semiconductor package 10 and the module substrate 20 are connected by first connection patterns 150.
According to embodiments of the inventive concept, one end of the adhesion portion 142 is electrically connected to a circuit 152 to which a ground electric potential of the module substrate 20 is applied. According to an embodiment, one end of the adhesion portion 142 is electrically connected to the module substrate 20 through a circuit 141 of the circuit substrate 140. According to another embodiment, one end of the adhesion portion 142 is directly connected to the circuit 152 of the module substrate 20.
Referring back to
Referring to
The semiconductor memory 310 applied to the memory card 300 is a semiconductor module of the embodiments of the inventive concept, improving adhesive strength between molding portions. Also, the adhesion portion includes a conductive material and is connected to a circuit to which a ground voltage of the module substrate is applied, to improve electrical reliability of the semiconductor memory 310.
Referring to
The embodiments of the inventive concept in accordance with
According to embodiments of the inventive concept, an adhesion portion is disposed between first and second molding portions to improve adhesive strength between the first and second molding portions. Also, the adhesion portion including a conductive material is connected to a circuit of the module substrate to which a ground electric potential is applied and thereby electromagnetic interference (EMI) and noise characteristics may be improved. Thermal emission characteristics of a semiconductor module may be improved by an adhesion portion to which thermal interface material (TIM), metal paste and/or nano-particles are added.
Although embodiments of the present inventive concept have been shown and described, it will be appreciated by those skilled in the art that changes may be made without departing from the principles and spirit of the inventive concept, the scope of which is defined in the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
10-2010-0122280 | Dec 2010 | KR | national |