The present invention relates to semiconductor packages.
In the recent years, chip-scale packages have become very important. The present invention relates to power semiconductor packages and methods of manufacturing power semiconductor packages.
Referring to
In a package according to the prior art, source electrode 20, and gate electrode 22 are soldered down by the user. Specifically, the user applies solder to, for example, the pads of a circuit board, and the electrodes of the die are attached to the pads by the solder so placed.
A package as described above is disclosed in U.S. Pat. No. 6,624,522.
In some applications it is desirable to co-package two or more die in the same package. For example, it is desirable to co-package a power semiconductor die such as a power MOSFET with an IC die or the like for driving the die.
A semiconductor package according to the present invention includes a can-shaped conductive clip having an interior surface, a dielectric body disposed over at least a portion of the interior surface of the conductive clip, at least one I/O terminal, a conductive pad, a track connecting the pad to the I/O terminal, an IC having at least one pad electrically connected to the die pad, and a power semiconductor device having at least one power electrode electrically and mechanically connected to another portion of the interior surface of the conductive clip.
In a package according to the preferred embodiment of the present invention the clip is configured to receive a power MOSFET with an IC die for driving the power die.
Other features and advantages of the present invention will become apparent from the following description of the invention which refers to the accompanying drawings.
Referring next to
Package 38 further includes an integrated circuit semiconductor device (IC) 58. In the preferred embodiment, IC 58 includes a driver circuit that is capable of driving power MOSFET 52. IC 58 is electrically connected to a plurality of input/output terminals (I/O) terminals 60. I/O terminals 60 reside over an insulation body disposed on lip portion 50. The purpose of I/O terminals 60 is to transmit input signals to IC 58, and receive output signals from IC 58. Note that preferably I/O terminals 60 are coplanar with first and second tracks 46, 48. As a result, when assembled, I/O terminals 60 may be electrically and mechanically connected to corresponding pads on a circuit board (e.g. by a conductive adhesive such as solder or conductive epoxy) that are coplanar with and adjacent to a pad designated for receiving second rail 48.
Referring next to
Dielectrics capable of the isolation desired for a package according to the present invention have been used in the production of plasma panel displays. Such dielectric materials include dielectric particles loaded in an organic base, which may be any of the following depending upon the application requirements: epoxy, acrylic based (acrylate), polyimide or organopolysiloxane. UV curing materials are preferred to reduce the process time, although other materials such as thermally curable materials may be used without deviating from the present invention. The dielectric material would be typically a metal oxide such as alumina or aluminum nitride. Preferably, the dielectric material has a low and very controlled particle size to allow for drop-on-demand deposition.
Referring next to
The material used for forming I/O leads and I/O terminals 60 may be a polymer that is impregnated with micronized, highly conductive particles. The dispersion of micronized, highly conductive particles within a polymer matrix can allow for relatively low resistance I/O leads and I/O terminals suitable for carrying signals to and from IC 58.
The conductive materials suitable for a package according to the present invention should be very similar in formulation to the dielectrics regarding the base materials. The conductive micronized fillers tend to be materials that are both highly conductive and have low tendencies to oxidize. Typical materials deemed suitable include gold, silver, platinum, rhodium etc, or combinations thereof.
Alternatively, the conductive material may be a mixture of reflowing (solders) and non-reflowing (metal particles) mixed in with a fluid to form a slurry, which is then printed to form a reflowable, fusible material, similar to the solder paste referred to above and disclosed in U.S. patent application Ser. No. 11/367,725. The alternative conductive material may increase the choices of metals, as the fluid used for the slurry could be used to reduce or protect the metals from oxidation.
Referring next to
Thereafter, a thick layer of conductive adhesive material is printed onto I/O pads 64 to be used as a die-bonding medium for IC 58. At the same time a highly solvent thinned, low resin loaded slurry material is printed onto the I/O terminals 60. The slurry material acts as a base layer for tinning or possible plating.
Next, device 52 and IC 58 are installed. Specifically, with a conductive adhesive the drain electrode of device 52 is electrically and mechanically connected to web portion 42 of can 40, and the electrodes (not shown) of IC 58 are electrically and mechanically connected to pads 64 using a conductive adhesive such as solder or a conductive epoxy, thereby realizing package 38 as illustrated in
In one preferred embodiment, conductive epoxy is used for the connection of IC 58 and device 52. Specifically, conductive epoxy is deposited on web 42, and on I/O pads, device 52 and IC 58 are placed on the conductive epoxy deposits, and the arrangement is subject to a curing step. Optionally, a solder paste, such as the solder paste disclosed in U.S. patent application Ser. No. 10/970,165, is then deposited onto source electrode 20 and gate electrode 22 of device 52, and also I/O terminals 60. The arrangement is then subjected to a reflow heating step followed by a cleaning step. With or without the solder paste, optionally, IC 58 may be then underfilled using a volatile free organopolysiloxane, and the whole assembly (except for rails 46,48, I/O terminals 60, source electrode 20, and gate electrode 22) is covered with an organopolysiloxane. The assembly is then subjected to an appropriate curing step. As a result, IC 58 can be electrically connected to device 52 through conductive tracks on a circuit board, once package 38 is assembled in place.
Although the present invention has been described in relation to particular embodiments thereof, many other variations and modifications and other uses will become apparent to those skilled in the art.
This is a continuation of application Ser. No. 13/300,565 filed Nov. 19, 2011, which itself is a continuation of application Ser. No. 11/985,757, filed Nov. 16, 2007, now Pat. No. 8,061,023, which itself is a continuation of application Ser. No. 11/799,140, filed May 1, 2007, now Pat. No. 7,368,325, which itself is a divisional of application Ser. No. 11/405,825, filed Apr. 18, 2006, now Pat. No. 7,230,333, which in turn claims priority to U.S. provisional application Ser. No. 60/674,162, filed Apr. 21, 2005. The disclosures in the above-referenced patent applications are hereby incorporated fully by reference into the present application.
Number | Name | Date | Kind |
---|---|---|---|
4392151 | Iwatani | Jul 1983 | A |
4454454 | Valentine | Jun 1984 | A |
4562092 | Wiech, Jr. | Dec 1985 | A |
4639760 | Granberg et al. | Jan 1987 | A |
4646129 | Yerman et al. | Feb 1987 | A |
5075759 | Moline | Dec 1991 | A |
5091770 | Yamaguchi | Feb 1992 | A |
5182632 | Bechtel et al. | Jan 1993 | A |
5313095 | Tagawa et al. | May 1994 | A |
5455456 | Newman | Oct 1995 | A |
5703399 | Majumdar et al. | Dec 1997 | A |
5703405 | Zeber | Dec 1997 | A |
5726489 | Matsuda et al. | Mar 1998 | A |
5726501 | Matsubara | Mar 1998 | A |
5726502 | Beddingfield | Mar 1998 | A |
5729440 | Jimarez et al. | Mar 1998 | A |
5734201 | Djennas et al. | Mar 1998 | A |
5739585 | Akram et al. | Apr 1998 | A |
5751059 | Prost | May 1998 | A |
5756368 | Peterson et al. | May 1998 | A |
5814884 | Davis | Sep 1998 | A |
5814894 | Igarashi et al. | Sep 1998 | A |
5821161 | Covell, II et al. | Oct 1998 | A |
5841183 | Ariyoshi | Nov 1998 | A |
5870289 | Tokuda et al. | Feb 1999 | A |
5904499 | Pace | May 1999 | A |
5949654 | Fukuoka | Sep 1999 | A |
6051888 | Dahl | Apr 2000 | A |
6133634 | Joshi | Oct 2000 | A |
6262489 | Koors et al. | Jul 2001 | B1 |
6300673 | Hoffman et al. | Oct 2001 | B1 |
6303974 | Irons et al. | Oct 2001 | B1 |
6391687 | Cabahug et al. | May 2002 | B1 |
6479888 | Hirashima et al. | Nov 2002 | B1 |
6486003 | Fjelstad | Nov 2002 | B1 |
6495914 | Sekine et al. | Dec 2002 | B1 |
6525413 | Cloud et al. | Feb 2003 | B1 |
6549821 | Farnworth et al. | Apr 2003 | B1 |
6566749 | Joshi | May 2003 | B1 |
6624522 | Standing et al. | Sep 2003 | B2 |
6720647 | Fukuizumi | Apr 2004 | B2 |
6723582 | Glenn et al. | Apr 2004 | B2 |
6784537 | Moriguchi | Aug 2004 | B2 |
6987317 | Pike | Jan 2006 | B2 |
7109061 | Crane et al. | Sep 2006 | B2 |
7227259 | Heilbronner et al. | Jun 2007 | B2 |
7230333 | Standing | Jun 2007 | B2 |
7368325 | Standing | May 2008 | B2 |
7400002 | Kajiwara | Jul 2008 | B2 |
7402507 | Standing et al. | Jul 2008 | B2 |
7405469 | Kagii et al. | Jul 2008 | B2 |
7586180 | Hata et al. | Sep 2009 | B2 |
7652373 | Pike | Jan 2010 | B2 |
8061023 | Standing | Nov 2011 | B2 |
9041191 | Standing | May 2015 | B2 |
9391003 | Standing | Jul 2016 | B2 |
9391004 | Standing | Jul 2016 | B2 |
20010048116 | Standing et al. | Dec 2001 | A1 |
20020163074 | Choi | Nov 2002 | A1 |
20030098468 | Wheeler et al. | May 2003 | A1 |
20030137040 | Standing | Jul 2003 | A1 |
20040061221 | Schaffer | Apr 2004 | A1 |
20040104489 | Larking | Jun 2004 | A1 |
20040227547 | Shiraishi et al. | Nov 2004 | A1 |
20050006731 | O'Shea et al. | Jan 2005 | A1 |
20050093164 | Standing | May 2005 | A1 |
20050104176 | Rodney et al. | May 2005 | A1 |
20060044772 | Miura | Mar 2006 | A1 |
20060108671 | Kasem | May 2006 | A1 |
20060205112 | Standing et al. | Sep 2006 | A1 |
20060226451 | Davies | Oct 2006 | A1 |
20060270106 | Chiu et al. | Nov 2006 | A1 |
20080066303 | Standing | Mar 2008 | A1 |
20080087913 | Otremba | Apr 2008 | A1 |
Number | Date | Country |
---|---|---|
0966038 | Dec 1999 | EP |
0978871 | Feb 2000 | EP |
01132142 | May 1989 | JP |
5129516 | May 1993 | JP |
070202064 | Aug 1995 | JP |
11054673 | Feb 1999 | JP |
11195680 | Jul 1999 | JP |
2000243887 | Sep 2000 | JP |
9965077 | Dec 1999 | WO |
Entry |
---|
Mosfet BGA Design Guide 2004, Fairchild Semiconductor. |
Prosecution History from U.S. Appl. No. 11/405,825, dated Feb. 15, 2007 through Mar. 13, 2007, 12 pp. |
Prosecution History from U.S. Appl. No. 11/799,140, dated Aug. 22, 2007 through Dec. 13, 2007, 14 pp. |
Prosecution History from U.S. Appl. No. 11/985,757, dated Sep. 30, 2009 through Jul. 21, 2011, 48 pp. |
Prosecution History from U.S. Appl. No. 13/300,565, dated Jul. 9, 2014 through Jan. 23, 2015, 35 pp. |
Prosecution History from U.S. Appl. No. 14/716,780, dated Nov. 17, 2015 through Mar. 14, 2016, 21 pp. |
Prosecution History from U.S. Appl. No. 14/717,099, dated Nov. 17, 2015 through Mar. 21, 2016, 23 pp. |
Number | Date | Country | |
---|---|---|---|
20160300811 A1 | Oct 2016 | US |
Number | Date | Country | |
---|---|---|---|
60674162 | Apr 2005 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 11405825 | Apr 2006 | US |
Child | 11799140 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14716780 | May 2015 | US |
Child | 15190466 | US | |
Parent | 13300565 | Nov 2011 | US |
Child | 14716780 | US | |
Parent | 11985757 | Nov 2007 | US |
Child | 13300565 | US | |
Parent | 11799140 | May 2007 | US |
Child | 11985757 | US |