The present invention relates to semiconductor packages.
In the recent years, chip-scale packages have become very important. The present invention relates to power semiconductor packages and methods of manufacturing power semiconductor packages.
Referring to
In a package according to the prior art, source electrode 20, and gate electrode 22 are soldered down by the user. Specifically, the user applies solder to, for example, the pads of a circuit board, and the electrodes of the die are attached to the pads by the solder so placed.
A package as described above is disclosed in U.S. Pat. No. 6,624,522.
In some applications it is desirable to co-package two or more die in the same package. For example, it is desirable to co-package a power semiconductor die such as a power MOSFET with an IC die or the like for driving the die.
A semiconductor package according to the present invention includes a can-shaped conductive clip having an interior surface, a dielectric body disposed over at least a portion of the interior surface of the conductive clip, at least one I/O terminal, a conductive pad, a track connecting the pad to the I/O terminal, an IC having at least one pad electrically connected to the die pad, and a power semiconductor device having at least one power electrode electrically and mechanically connected to another portion of the interior surface of the conductive clip.
In a package according to the preferred embodiment of the present invention the clip is configured to receive a power MOSFET with an IC die for driving the power die.
Other features and advantages of the present invention will become apparent from the following description of the invention which refers to the accompanying drawings.
Referring next to
Package 38 further includes an integrated circuit semiconductor device (IC) 58. In the preferred embodiment, IC 58 includes a driver circuit that is capable of driving power MOSFET 52. IC 58 is electrically connected to a plurality of input/output terminals (I/O) terminals 60. I/O terminals 60 reside over an insulation body disposed on lip portion 50. The purpose of I/O terminals 60 is to transmit input signals to IC 58, and receive output signals from IC 58. Note that preferably I/O terminals 60 are coplanar with first and second tracks 46, 48. As a result, when assembled, I/O terminals 60 may be electrically and mechanically connected to corresponding pads on a circuit board (e.g. by a conductive adhesive such as solder or conductive epoxy) that are coplanar with and adjacent to a pad designated for receiving second rail 48.
Referring next to
Dielectrics capable of the isolation desired for a package according to the present invention have been used in the production of plasma panel displays. Such dielectric materials include dielectric particles loaded in an organic base, which may be any of the following depending upon the application requirements: epoxy, acrylic based (acrylate), polyimide or organopolysiloxane. UV curing materials are preferred to reduce the process time, although other materials such as thermally curable materials may be used without deviating from the present invention. The dielectric material would be typically a metal oxide such as alumina or aluminum nitride. Preferably, the dielectric material has a low and very controlled particle size to allow for drop-on-demand deposition.
Referring next to
The material used for forming I/O leads and I/O terminals 60 may be a polymer that is impregnated with micronized, highly conductive particles. The dispersion of micronized, highly conductive particles within a polymer matrix can allow for relatively low resistance I/O leads and I/O terminals suitable for carrying signals to and from IC 58.
The conductive materials suitable for a package according to the present invention should be very similar in formulation to the dielectrics regarding the base materials. The conductive micronized fillers tend to be materials that are both highly conductive and have low tendencies to oxidize. Typical materials deemed suitable include gold, silver, platinum, rhodium etc., or combinations thereof.
Alternatively, the conductive material may be a mixture of reflowing (solders) and non-reflowing (metal particles) mixed in with a fluid to form a slurry, which is then printed to form a reflowable, fusible material, similar to the solder paste referred to above and disclosed in U.S. patent application Ser. No. 11/367,725. The alternative conductive material may increase the choices of metals, as the fluid used for the slurry could be used to reduce or protect the metals from oxidation.
Referring next to
Thereafter, a thick layer of conductive adhesive material is printed onto I/O pads 64 to be used as a die-bonding medium for IC 58. At the same time a highly solvent thinned, low resin loaded slurry material is printed onto the I/O terminals 60. The slurry material acts as a base layer for tinning or possible plating.
Next, device 52 and IC 58 are installed. Specifically, with a conductive adhesive the drain electrode of device 52 is electrically and mechanically connected to web portion 42 of can 40, and the electrodes (not shown) of IC 58 are electrically and mechanically connected to pads 64 using a conductive adhesive such as solder or a conductive epoxy, thereby realizing package 38 as illustrated in
In one preferred embodiment, conductive epoxy is used for the connection of IC 58 and device 52. Specifically, conductive epoxy is deposited on web 42, and on I/O pads, device 52 and IC 58 are placed on the conductive epoxy deposits, and the arrangement is subject to a curing step. Optionally, a solder paste, such as the solder paste disclosed in U.S. patent application Ser. No. 10/970,165, is then deposited onto source electrode 20 and gate electrode 22 of device 52, and also I/O terminals 60. The arrangement is then subjected to a reflow heating step followed by a cleaning step. With or without the solder paste, optionally, IC 58 may be then underfilled using a volatile free organopolysiloxane, and the whole assembly (except for rails 46, 48, I/O terminals 60, source electrode 20, and gate electrode 22) is covered with an organopolysiloxane. The assembly is then subjected to an appropriate curing step. As a result, IC 58 can be electrically connected to device 52 through conductive tracks on a circuit board, once package 38 is assembled in place.
Although the present invention has been described in relation to particular embodiments thereof, many other variations and modifications and other uses will become apparent to those skilled in the art.
This application is a division of U.S. application Ser. No. 11/405,825, filed Apr. 18, 2006 now U.S. Pat. No. 7,230,333, entitled Semiconductor Package which is based on and claims benefit of U.S. Provisional Application No. 60/674,162, filed on Apr. 21, 2005, entitled Semiconductor Package, to which a claim of priority is hereby made and the disclosure of which is incorporated by reference.
Number | Name | Date | Kind |
---|---|---|---|
3561107 | Best et al. | Feb 1971 | A |
3871014 | King et al. | Mar 1975 | A |
3972062 | Hopp | Jul 1976 | A |
4021838 | Warwick | May 1977 | A |
4604644 | Beckham et al. | Aug 1986 | A |
5182632 | Bechtel et al. | Jan 1993 | A |
5217922 | Akasaki et al. | Jun 1993 | A |
5311402 | Kobayashi et al. | May 1994 | A |
5313366 | Gaudenzi et al. | May 1994 | A |
5367435 | Andros et al. | Nov 1994 | A |
5371404 | Juskey et al. | Dec 1994 | A |
5381039 | Morrison | Jan 1995 | A |
5394490 | Kato et al. | Feb 1995 | A |
5397921 | Karnezos | Mar 1995 | A |
5447886 | Rai | Sep 1995 | A |
5448114 | Kondoh et al. | Sep 1995 | A |
5454160 | Nickel | Oct 1995 | A |
5477087 | Kawakita et al. | Dec 1995 | A |
5510758 | Fujita et al. | Apr 1996 | A |
5512786 | Imamura et al. | Apr 1996 | A |
5532512 | Fillion et al. | Jul 1996 | A |
5554887 | Sawai et al. | Sep 1996 | A |
5578869 | Hoffman et al. | Nov 1996 | A |
5654590 | Kuramochi | Aug 1997 | A |
5703399 | Majumdar et al. | Dec 1997 | A |
5703405 | Zeber | Dec 1997 | A |
5726489 | Matsuda et al. | Mar 1998 | A |
5726501 | Matsubara | Mar 1998 | A |
5726502 | Beddingfield | Mar 1998 | A |
5729440 | Jimarez et al. | Mar 1998 | A |
5734201 | Djennas et al. | Mar 1998 | A |
5739585 | Akram et al. | Apr 1998 | A |
5814894 | Igarashi et al. | Sep 1998 | A |
5821161 | Covell et al. | Oct 1998 | A |
6133634 | Joshi | Oct 2000 | A |
6303974 | Irons et al. | Oct 2001 | B1 |
6391687 | Cabahug et al. | May 2002 | B1 |
6720647 | Fukuizumi | Apr 2004 | B2 |
6723582 | Glenn et al. | Apr 2004 | B2 |
6744124 | Chang et al. | Jun 2004 | B1 |
7227259 | Heilbronner et al. | Jun 2007 | B2 |
20050104176 | Rodney et al. | May 2005 | A1 |
20060226451 | Davies | Oct 2006 | A1 |
Number | Date | Country |
---|---|---|
5-129516 | May 1993 | JP |
07-202064 | Apr 1995 | JP |
11-054673 | Feb 1999 | JP |
2000-243887 | Aug 2000 | JP |
Number | Date | Country | |
---|---|---|---|
20070202631 A1 | Aug 2007 | US |
Number | Date | Country | |
---|---|---|---|
60674162 | Apr 2005 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 11405825 | Apr 2006 | US |
Child | 11799140 | US |