Embodiments of the invention relate generally to semiconductor device packages or electronics packages and, more particularly, to an electronics package that includes an integrated interconnect structure formed from an insulating material that is metalized to include one or more electrical traces, which extend through the body of the electronics package to electrically connect contact pads on the die to contact terminals on the opposing side of the electronics package.
State of the art electronics packaging covers a wide range of methods, structures, and approaches from wire bond modules to flip chip modules and to embedded chip modules. Wire bonded modules are a mature packaging approach that is low cost but has limited electrical performance. These modules use wires bonded to chip pads to connect the top I/O pads of power devices to an interconnect structure such as a metal-insulator-metal substrate such as ceramic, Aluminum Nitride (AlN), or Silicon Carbide (SiC) substrate with patterned metal on top and bottom. Wire bonds have inherently high inductance, generally high series resistance, current crowding on the bond pads, and microcracking within the semiconductor devices near bonding sites. An exemplary construction of a prior art wire bond electronics package 10 is illustrated in
Prior art flip chip modules experience reduced semiconductor substrate damage as compared to wire bond packages through the use of solder bumps, which have larger current carrying cross-sections than wire bonds. A general construction of a prior art flip chip electronic package 28 is illustrated in
Prior art embedded device modules, such as the embedded device module 40 illustrated in
Despite the advantages of an embedded device module construction, POL technology is more complex, less mature, and higher cost than wire bond and flip chip approaches. Electrical connections within the module 40 are typically formed by either forming through holes in the module 40 module using laser drilling and hole metallization or by forming a via to an inserted I/O structure or frame adjacent to the device that provide vertical connections. These approaches increase the complexity and cost of the module and can increase the module footprint.
Accordingly, it would be desirable to provide a new electronics packaging technology that permits construction of a highly miniaturized electronics package, allows for high pitch or high pin count applications, and provides one or more electrical connections between the bottom surface of the electronics package to the top of the semiconductor device or to an upper layer of the electronics package. Further, it would be desirable to have a packaging approach that has the performance and reliability advantages of embedded chip modules and the lower costs of wire bond or flip chip modules.
In accordance with one aspect of the invention, an electronics package includes an insulating substrate, an electrical component having an active surface coupled to a first surface of the insulating substrate, and an insulating structure disposed adjacent the electrical component on the first surface of the insulating substrate. A first wiring layer is formed on a top surface of the insulating structure and extends down at least one sloped side surface of the insulating structure. A second wiring layer is formed on a second surface of the insulating substrate. The second wiring layer extends through a plurality of vias in the insulating substrate to electrically couple at least one contact pad on the active surface of the electrical component to the first wiring layer.
In accordance with another aspect of the invention, a method of manufacturing an electrical component includes coupling an electrical component to a first surface of an insulating substrate, disposing an insulating structure on the first surface of the insulating substrate, and forming a first wiring layer on a top surface and at least one sloped side surface of the insulating structure. The method also includes forming a second wiring layer on a second surface of the insulating substrate, the second wiring layer electrically coupling at least one contact pad of the electrical component to the first wiring layer through a plurality of vias in the insulating substrate.
In accordance with another aspect of the invention, an electrical package includes an electrical component coupled to a first surface of an insulating substrate and an insulating structure encapsulating at least a portion of a back surface and at least one side wall defining a perimeter of the electrical component. The insulating structure has at least one sloped side surface abutting the perimeter of the electrical component. A first wiring layer is formed on the at least one sloped side surface of the insulating substrate and extends over a top surface of the electrical component. A second wiring layer is formed on a second surface of the insulating substrate and extends through vias formed therein to electrically couple at least one contact pad on an active surface of the electrical component to the first wiring layer.
These and other advantages and features will be more readily understood from the following detailed description of preferred embodiments of the invention that is provided in connection with the accompanying drawings.
The drawings illustrate embodiments presently contemplated for carrying out the invention.
In the drawings:
Embodiments of the present invention provide for an electronics package or module in which the electrical interconnect(s) between the contact pads of the electrical component are routed from one side of the electronics package, through the body of the electronics package, and to the other side of the electronics package along one or more sloped side walls of a localized insulating structure or encapsulation material, thereby eliminating the need for conventional through hole structures. Complex routing can be patterned on the outer surface of this localized insulating structure to provide electrical interconnects between the I/O pads of the electrical component and back side connections of the electronics package. Embodiments of the invention therefore provide for an electronics package that includes high electrical conductivity connections from the semiconductor device to the terminals of the electronics package with a direct thermal path having low thermal conductivity. In some embodiments described herein, the semiconductor device is embedded within the insulating structure and thereby provides a low cost environmental protection for high reliability. The resulting electronics package can be surface mounted onto a substrate or placed within a multi-component module for complex circuits.
As used herein, the term “semiconductor device” refers to a semiconductor component, device, die or chip that perform specific functions such as a power transistor, power diode, analog amplifier, RF element, as non-limiting examples. Typical semiconductor devices include input/output (I/O) interconnections, referred to herein as contacts or contact pads, which are used to connect the semiconductor device to external circuitry and are electrically coupled to internal elements within the semiconductor device. The semiconductor devices described herein may be power semiconductor devices used as electrically controllable switches or rectifiers in power electronic circuits, such as switched mode power supplies, for example. Non-limiting examples of power semiconductor devices include insulated gate bipolar transistors (IGBTs), metal oxide semiconductor field effect transistors (MOSFETs), bipolar junction transistors (BJTs), integrated gate-commutated thyristors (IGCTs), gate turn-off (GTO) thyristors, Silicon Controlled Rectifiers (SCRs), diodes or other devices or combinations of devices including materials such as Silicon (Si), Silicon Carbide (SiC), Gallium Nitride (GaN), and Gallium Arsenide (GaAs). Semiconductor devices may also be digital logic devices, such as a microprocessor, microcontroller, memory device, video processor, or an Application Specific Integrated Circuit (ASIC), as non-limiting examples.
While the various embodiments of an electronics package referenced below are shown and described as including a particular arrangement of a semiconductor device, interconnection wiring and electronic package terminals, it is understood that alternative arrangements and configurations could also be implemented and thus embodiments of the invention are not limited only to the specifically illustrated devices and arrangements thereof. That is, the electronics package embodiments described below should also be understood to encompass electronic packages that might include additional electronic components and/or one or more alternative device types of semiconductor devices including acoustic devices, microwave devices, millimeterwave devices, RF communication devices, and micro-electro-mechanical (MEMS) devices. The electronics packages described herein may also include one or more resistors, capacitors, inductors, filters and similar devices and combinations thereof. As used herein the terms “electrical component” and “electronic component” may be understand to encompass any of the various types of semiconductor devices described above in addition to resistors, capacitors, inductors, filters and similar passive devices, and energy storage components.
Referring first to
An insulating structure 68 with at least one sloped side surface or sloped side wall 70 is coupled to the first surface 62 of insulating substrate 64. According to alternative embodiments, insulating structure 68 may be a cured photo-patternable resin, a polymer such as, for example, an epoxy material, a pre-preg material, a ceramic material, a composite dielectric material, or any other electrically insulating organic or inorganic material. A first wiring layer 72 or metallization layer is disposed on the outer surface 74 of insulating structure 68. As shown, first wiring layer 72 is positioned on a top surface 76 of insulating structure 68, extends down the sloped side wall 70, and covers a portion of the first surface 62 of insulating substrate 64.
A second wiring layer 78 or metallization layer is disposed on a second surface 80 of insulating substrate 64 and into vias 82, 84, 86 formed through insulating substrate 64. Penetrating contacts 88, 90, 92 are formed, which electrically couple the second wiring layer 78 to contact pads 94, 96 located on the active surface 58 of semiconductor device 56 and to first wiring layer 72. Contact pads 94, 96 provide conductive routes (I/O connections) to internal contacts within semiconductor device 56. Contact pads 94, 96 may have a composition that includes a variety of electrically conductive materials such as aluminum, copper, gold, silver, nickel, or combinations thereof as non-limiting examples. While illustrated as structures that protrude outward from the active surface 24 of semiconductor device 56, contact pads 94, 96 may also be contact terminals located substantially flush or level with the active surface 24 of semiconductor device 56.
An electrically insulating material 98 overlays the semiconductor device 56, the insulating structure 68, first wiring layer 72, and exposed portions of the first surface 62 of the insulating substrate 64. Insulating material 98 may encapsulate all of semiconductor device 56 or portions thereof, in alternative embodiments.
A topside view of electronics package 52 is provided in
As shown in
Electronics package 54 also includes an optional support structure or a core structure 120 (shown in phantom) that provides additional dimensional stability to electronics package 54. Core structure 120 may be a printed circuit board (PCB) core material, such as, for example, an epoxy material with a fiberglass mat, a pre-preg material, polyimide film/layer, a ceramic material, glass, aluminum, a composite dielectric material, or other similar/suitable organic material or inorganic material that provides mechanical robustness to electronics package 54. As shown in
Yet another embodiment of an electronics package 124 is illustrated in
A topside view of electronic package 124 is illustrated in
Yet another embodiment of an electronics package 134 is depicted in
Electronics package 134 also includes a passive component 136 having a mounting surface 138 coupled to first surface 62 of insulating structure 68. Portions of second wiring layer 78 extend through vias 140 in insulating substrate 64 to electrically couple with terminals 142 of passive component 136. Insulating material 98 overlays semiconductor device 56, passive component 136, exposed portions of insulating substrate 64, and all or portions of insulating structure 68. The insulating material 98 is omitted in the topside view of electronics package 134 provided in
Referring now to
Referring first to
In an alternative embodiment, insulating structure 68 may be formed by depositing a resin material onto select areas of first surface 62 of insulating substrate 64 using a direct write process such as, for example, ink jet printing or three-dimensional (3D) printing, wherein the resin material is build up on the select areas of first surface 62 until the desired thickness and geometry of insulating structure 68 is achieved. Thereafter, the resin material is cured using heat, UV light, microwaves, or the like.
Alternatively, insulating structure 68 may be fabricated prior to attachment to the insulating substrate 64. In such an embodiment, a single-site resin structure or a multi-site resin structure may be fabricated using any standard resin molding method such as, for example, compression molding, injection molding, or pour molding, or by cutting the desired geometry from a sheet of resin material. In cases where a multi-site resin structure is initially made, single-site insulating structures are diced or cut from the multi-site structure such as by laser, a blade, or a mechanical punch. The resulting individual, single-site insulating structure 68 is then mounted onto first surface 62 of insulating substrate 64 using an adhesive (not shown) or a self-adhesive property of the resin material of insulating structure 68, with a conventional pick and place machine being used to position the insulating structure 68 at its designated location. In such an embodiment, semiconductor device 56 may be mounted onto insulating substrate 64 either before or after mounting the pre-fabricated insulating structure 68.
In a next step of the fabrication process, the first surface 62 of insulating substrate 64 and insulating structure 68 are covered with a first conductive layer 152, as shown in
Referring to
In a next step of the fabrication technique shown in
Upon securing semiconductor device 56 onto insulating substrate 64 and after forming vias 82-86, the vias 82-86 are cleaned such as through a reactive ion etching (ME) desoot process or laser process, as one example. Second conductive layer 154, shown in
Referring now to
First wiring layer 72 is applied to the insulating structure 158 such that it covers a portion of the top surface 164 of insulating structure 158 and extends down at least one sloped side wall 166 of the structure 158 and onto the first surface 62 of insulating substrate 64. As shown in
Referring again to
Electronics package 156 may also include one or more optional backside vias 186 (shown in phantom) formed through insulating material 98 to the back surface 60 of semiconductor device 56. In such an embodiment, first wiring layer 72 extends into backside via 186 to contact the back surface 60 of semiconductor device 56. Such a connection may be provided to ground semiconductor device 56, for example. In one embodiment, electronics package 156 also includes optional core structure 120 (shown in phantom), which includes an opening 122 surrounding semiconductor device 56 and insulating structure 158 and which provides dimensional stability to electronics package 156.
Yet another embodiment of an electronic package 188 is illustrated in
Referring now to
In the embodiment of electronics package 194 shown in
Referring now to
Next, a layer of photo-patternable resin material 144 (
Next, a solvent rinse is used to remove uncured photo-patternable resin material 144, leaving the cured insulating structure 158 shown in
In alternative embodiments of the invention, insulating structure 158 is formed by depositing a resin material onto the back surface 60 of the semiconductor device 56 and to selective areas of the insulating substrate 64 adjacent the semiconductor device 56 such that the resin material surrounds the perimeter 160, covers the back surface 60 of the semiconductor device 56, and creates the insulating structure 158 having sloping side walls 166. Deposition may be accomplished using a direct dispense tool such as an ink jet printer, a spray system, or a liquid dispense head, as non-limiting examples. Thereafter, the resin material is cured using heat, UV light, microwaves, or the like. In yet another embodiment, the insulating structure 18 may be formed by a direct write imaging system such as a laser or a 3D printing technique.
Referring now to
Referring next to
Second conductive material layer 154 (
At this stage in the manufacturing process, microvias can be formed through insulating material 98 and a third layer of conductive material deposited on the insulating material 98 and thereafter patterned to form an electronics package similar to that shown in
In an alternative embodiment, insulating material 98 may be applied prior to formation of second wiring layer 78, either before or after forming vias 178, 180, 206. Insulating material 98 may be back-ground to expose first wiring layer 72 at that stage in the manufacturing process or after forming second wiring layer 78.
A layer of conductive material 208 is then applied to the top surface 116 of insulating material 98 and to exposed portions of the first wiring layer 72, as shown in
The order and sequence the process or method steps associated with the above-described manufacturing or build-up technique for electronics packages may be modified from that described herein while still arriving at an equivalent or substantially equivalent end structure. As one non-limiting example, in embodiments that include second insulating substrate 174, insulating material 98 may be applied using an underfill technique after the insulating substrate 174 is incorporated within the electronics package. Additionally, some or all of vias in insulating substrate 64 may be formed before semiconductor device 56 is coupled to insulating substrate 64 and the formation and patterning of the first and second wiring layers may occur simultaneously or in the opposite order previously described herein.
Two alternative embodiments of an electronics package 200, 202 are illustrated in
In addition to structures common to electronics packages 200, 202, and 156, electronics packages 200, 202 each include a second insulating structure 204 that is formed atop or directly adjacent at least a portion of the insulating structure 158. The second insulating structure 204 may be formed using any of the same materials and techniques described herein with respect to insulating structure 158. Second insulating structure 204 may be formed at one or more discrete locations atop insulating structure 158, as shown in
A wiring layer 206 is formed on the sloped surface 208 of second insulating structure 204 using any of the same materials and techniques as described with respect to wiring layer 74. Wiring layer 206 is electrically coupled to wiring layer 92 by one or more penetrating contacts 210 that extend through insulating substrate 64. In some embodiments, such as illustrated in
An exemplary configuration of wiring layers 72 and 206 is illustrated in
In each of the electronics packages described above, the first wiring layer 72 is formed to extend along at least one sloped side wall 70, 166 of the insulating structure 68, 110, 126, 128. This first wiring layer 72 forms electrical connections between the contact pads 94, 96 of a semiconductor device 56 and the opposing surface of the electronics package in a manner that involves fewer and less complex processing steps than conventional embedded semiconductor manufacturing techniques. By using the sloped side wall 70, 166, a higher level of routing density can be achieved than with the conventional through hole structures because the resulting electrical traces of first wiring layer 72 take up less area than the conventional through hole structures. As a result, the overall size of the electronics package can be reduced as compared to that of prior art embedded device technology. First wiring layer 72 also yields connections with lower inductance and parasitic or interconnect resistance than prior art packaging techniques. The size of the individual traces and terminal pads of first wiring layer 72 and the corresponding penetrating contacts that couple first wiring layer 72 to the second wiring layer 78 can easily be varied within the electronics package. Utilizing an insulating structure 68, 110, 126, 128 also provides improved thermal dissipation within the resulting electronics package.
Beneficially, embodiments of the invention thus provide for higher power handling and performance and smaller form factor compared to a prior art wire bonding package and higher thermal performance and lower costs compared to a prior art flip chip package. Embodiments of the invention disclosed herein also provide a lower cost, faster turn time process than existing prior art embedded power packages. Accordingly, the embodiments described herein provide a low cost solution with higher performance as compared to prior art approaches.
Therefore, according to one embodiment of the invention, an electronics package includes an insulating substrate, an electrical component having an active surface coupled to a first surface of the insulating substrate, and an insulating structure disposed adjacent the electrical component on the first surface of the insulating substrate. A first wiring layer is formed on a top surface of the insulating structure and extends down at least one sloped side surface of the insulating structure. A second wiring layer is formed on a second surface of the insulating substrate. The second wiring layer extends through a plurality of vias in the insulating substrate to electrically couple at least one contact pad on the active surface of the electrical component to the first wiring layer.
According to another embodiment of the invention, a method of manufacturing an electrical component includes coupling an electrical component to a first surface of an insulating substrate, disposing an insulating structure on the first surface of the insulating substrate, and forming a first wiring layer on a top surface and at least one sloped side surface of the insulating structure. The method also includes forming a second wiring layer on a second surface of the insulating substrate, the second wiring layer electrically coupling at least one contact pad of the electrical component to the first wiring layer through a plurality of vias in the insulating substrate.
According to yet another embodiment of the invention, an electrical package includes an electrical component coupled to a first surface of an insulating substrate and an insulating structure encapsulating at least a portion of a back surface and at least one side wall defining a perimeter of the electrical component. The insulating structure has at least one sloped side surface abutting the perimeter of the electrical component. A first wiring layer is formed on the at least one sloped side surface of the insulating substrate and extends over a top surface of the electrical component. A second wiring layer is formed on a second surface of the insulating substrate and extends through vias formed therein to electrically couple at least one contact pad on an active surface of the electrical component to the first wiring layer.
While the invention has been described in detail in connection with only a limited number of embodiments, it should be readily understood that the invention is not limited to such disclosed embodiments. Rather, the invention can be modified to incorporate any number of variations, alterations, substitutions or equivalent arrangements not heretofore described, but which are commensurate with the spirit and scope of the invention. Additionally, while various embodiments of the invention have been described, it is to be understood that aspects of the invention may include only some of the described embodiments. Accordingly, the invention is not to be seen as limited by the foregoing description, but is only limited by the scope of the appended claims.
Number | Name | Date | Kind |
---|---|---|---|
6306680 | Fillion et al. | Oct 2001 | B1 |
6433412 | Ando et al. | Aug 2002 | B2 |
6774499 | Yang | Aug 2004 | B1 |
7752751 | Kapusta et al. | Jul 2010 | B2 |
7777351 | Berry et al. | Aug 2010 | B1 |
7902660 | Lee et al. | Mar 2011 | B1 |
8115117 | Kapusta et al. | Feb 2012 | B2 |
8276268 | Kapusta et al. | Oct 2012 | B2 |
9337163 | Delgado et al. | May 2016 | B2 |
9391027 | Chauhan et al. | Jul 2016 | B2 |
9520385 | Chen et al. | Dec 2016 | B1 |
9953931 | Yao | Apr 2018 | B1 |
10134685 | Chen | Nov 2018 | B1 |
20020017721 | Huang et al. | Feb 2002 | A1 |
20020090162 | Asada et al. | Jul 2002 | A1 |
20030146503 | Khan et al. | Aug 2003 | A1 |
20040155322 | Cho et al. | Aug 2004 | A1 |
20040178508 | Nishimura et al. | Sep 2004 | A1 |
20040238857 | Beroz et al. | Dec 2004 | A1 |
20050006745 | Nishimura et al. | Jan 2005 | A1 |
20050090050 | Shim et al. | Apr 2005 | A1 |
20050098885 | Koyagi et al. | May 2005 | A1 |
20050189636 | Savastiouk et al. | Sep 2005 | A1 |
20060125077 | Akaike et al. | Jun 2006 | A1 |
20060151206 | Maruyama et al. | Jul 2006 | A1 |
20070069391 | Gritti et al. | Mar 2007 | A1 |
20070096311 | Humpston et al. | May 2007 | A1 |
20080087996 | Miyaki et al. | Apr 2008 | A1 |
20080179503 | Camargo et al. | Jul 2008 | A1 |
20080272470 | Do et al. | Nov 2008 | A1 |
20080315371 | Tang et al. | Dec 2008 | A1 |
20090008765 | Yamano et al. | Jan 2009 | A1 |
20090057898 | Takaike et al. | Mar 2009 | A1 |
20090075428 | Tang et al. | Mar 2009 | A1 |
20090190009 | Kawasaki | Jul 2009 | A1 |
20090291296 | McConnelee et al. | Nov 2009 | A1 |
20090309231 | Machida et al. | Dec 2009 | A1 |
20090315057 | Konishi | Dec 2009 | A1 |
20100019338 | Kwon | Jan 2010 | A1 |
20100148335 | Mikami et al. | Jun 2010 | A1 |
20100224992 | McConnelee et al. | Sep 2010 | A1 |
20100230800 | Beaupre et al. | Sep 2010 | A1 |
20100237477 | Pagaila et al. | Sep 2010 | A1 |
20100295178 | Ishihara | Nov 2010 | A1 |
20110012269 | Ishihara | Jan 2011 | A1 |
20110024888 | Pagaila et al. | Feb 2011 | A1 |
20110024899 | Masumoto | Feb 2011 | A1 |
20110031598 | Lee et al. | Feb 2011 | A1 |
20110057311 | Yutani et al. | Mar 2011 | A1 |
20110080713 | Sunohara | Apr 2011 | A1 |
20110084386 | Pendse | Apr 2011 | A1 |
20110095441 | Fjelstad et al. | Apr 2011 | A1 |
20110266665 | Gowda et al. | Nov 2011 | A1 |
20110304015 | Kim | Dec 2011 | A1 |
20110316140 | Nalla et al. | Dec 2011 | A1 |
20120005887 | Mortensen et al. | Jan 2012 | A1 |
20120009738 | Crawford et al. | Jan 2012 | A1 |
20120049339 | Wang | Mar 2012 | A1 |
20120080786 | Furutani et al. | Apr 2012 | A1 |
20120086109 | Kim et al. | Apr 2012 | A1 |
20120112336 | Guzek et al. | May 2012 | A1 |
20120126423 | Hatori et al. | May 2012 | A1 |
20120139095 | Manusharow et al. | Jun 2012 | A1 |
20120139116 | Manusharow et al. | Jun 2012 | A1 |
20120319274 | Tanaka et al. | Dec 2012 | A1 |
20120319284 | Ko | Dec 2012 | A1 |
20130052776 | Nalla et al. | Feb 2013 | A1 |
20130134559 | Lin et al. | May 2013 | A1 |
20130154108 | Lin et al. | Jun 2013 | A1 |
20130256865 | Umeki | Oct 2013 | A1 |
20140008785 | Lin et al. | Jan 2014 | A1 |
20140029210 | Gowda et al. | Jan 2014 | A1 |
20140029234 | Chauhan et al. | Jan 2014 | A1 |
20140048951 | Lin et al. | Feb 2014 | A1 |
20140077364 | Marimuthu | Mar 2014 | A1 |
20140103527 | Marimuthu | Apr 2014 | A1 |
20140133104 | Delgado et al. | May 2014 | A1 |
20140138807 | Gowda et al. | May 2014 | A1 |
20140239477 | Kim et al. | Aug 2014 | A1 |
20140252646 | Hung | Sep 2014 | A1 |
20140264800 | Gowda et al. | Sep 2014 | A1 |
20140312503 | Seo | Oct 2014 | A1 |
20140319679 | Lin et al. | Oct 2014 | A1 |
20140332937 | Brunnbauer et al. | Nov 2014 | A1 |
20150001708 | Lin | Jan 2015 | A1 |
20150014844 | Wu et al. | Jan 2015 | A1 |
20150069612 | Chauhan et al. | Mar 2015 | A1 |
20150084207 | Chauhan et al. | Mar 2015 | A1 |
20150102502 | Chiu | Apr 2015 | A1 |
20150187607 | Huang et al. | Jul 2015 | A1 |
20150194375 | Gowda et al. | Jul 2015 | A1 |
20150255418 | Gowda et al. | Sep 2015 | A1 |
20150255432 | Lin | Sep 2015 | A1 |
20150262909 | Chen | Sep 2015 | A1 |
20160093525 | Cook | Mar 2016 | A1 |
20160093597 | Chang et al. | Mar 2016 | A1 |
20160104666 | Gowda et al. | Apr 2016 | A1 |
20160163566 | Chen | Jun 2016 | A1 |
20160218049 | Lin | Jul 2016 | A1 |
20160276311 | Meyer | Sep 2016 | A1 |
20160315055 | Vogt et al. | Oct 2016 | A1 |
20160322337 | Liang | Nov 2016 | A1 |
20160351509 | Dang | Dec 2016 | A1 |
20170047266 | Ihara et al. | Feb 2017 | A1 |
20170092567 | Vincent et al. | Mar 2017 | A1 |
20170117200 | Kim et al. | Apr 2017 | A1 |
20170141045 | Kim | May 2017 | A1 |
20170141053 | Chen | May 2017 | A1 |
20170154854 | Xiao | Jun 2017 | A1 |
20170162523 | Hu | Jun 2017 | A1 |
20170334714 | Gao | Nov 2017 | A1 |
20180019209 | Chang | Jan 2018 | A1 |
20180026010 | Huang | Jan 2018 | A1 |
20180082981 | Gowda | Mar 2018 | A1 |
20180114745 | Oratti Kalandar | Apr 2018 | A1 |
20180190581 | Lin | Jul 2018 | A1 |
20180294233 | Yoon | Oct 2018 | A1 |
Number | Date | Country |
---|---|---|
2004-281541 | Oct 2004 | JP |
2015-0042362 | Apr 2015 | KR |
Entry |
---|
Ozmat et al., “A New Power Module Packaging Technology for Enhanced Thermal Performance,” The Seventh Intersociety Conference on Thermal and Thermomechanical Phenomena in Electronic Systems, May 23-26, 2000, pp. 287-296. |
Ozmat et al., “An Advanced Approach to Power Module Packaging,” International Workshop on Integrated Power Packaging, Jul. 14-15, 2000, pp. 8-11. |
Tentzeris et al., “3D-/Inkjet-Printed RF Packages and Modules for IoT Applications up to sub-THz frequencies,” The 57th Electronic Components and Technology Conference, ECTC 2017, pp, 1-37. |
Esfahani et al., “High Aspect Ratio Lithography for Litho-Defined Wire Bonding,” 2014 Electronic Components & Technology Conference, pp, 1556-1561. |
Tehrani et al., “Inkjet-Printed 3D Interconnects for Millimeter-Wave System-on-Package Solutions,” 2016 IEEE, pp. 1-4. |
Hedges et al., “3D Aerosol Jet Printing—Adding Electronics Functionality to RPRM,” Optomec, DDMC 2012 Conference, Mar. 14-15, 2012, pp. 1-5. |
Tuominen et al., “Component Embedding Platform for Thin Profile SiP, POP and Fan-Out WLP,” 2015 17th Electronics Packaging Technology Conference, Dec. 2-4, 2015, pp. 1-6. |
Fisher et al., “High Frequency, Low Cost, Power Packaging Using Thin Film Power Overlay Technology,” Tenth Annual Applied Power Electronics Conference and Exposition, APEC '95, Mar. 5-9, 1995, pp. 12-17. |
Fukui et al., “MEMS Manufacturing Solutions,” 26th Annual Advanced Semiconductor Manufacturing Conference (ASMC), May 3-6, 2015, pp. 356-361. |
Gdula et al., “An Overlay Interconnect Technology for 1GHz. And Above MCMs,” IEEE Proceedings Multi-Chip Module Conference, MCMC '92, Mar. 18-20, 1992, pp. 171-174. |
International Search Report and Written Opinion issued in connection with corresponding PCT Application No. PCT/US18/43060 dated Nov. 6, 2018. |
International Search Report and Written Opinion issued in connection with corresponding PCT Application No. PCT/US18/43003 dated Nov. 7, 2018. |
Number | Date | Country | |
---|---|---|---|
20190043734 A1 | Feb 2019 | US |