Claims
- 1. A method of forming a thin film with a varying composition in an integrated circuit comprising:
placing a substrate in a reaction chamber; introducing first and second vapor phase reactants in alternate and temporally separated pulses to the substrate in a plurality of deposition cycles; and introducing varying amounts of a third vapor phase reactant to the substrate during said plurality of deposition cycles.
- 2. The method of claim 1, wherein the first vapor phase reactant comprises a silicon source gas.
- 3. The method of claim 2, wherein the silicon source gas is selected from the group consisting of silanes of the formula SimL2m+2, siloxanes of the formula SiyOy−1L2y+2, and silazanes of the formula Siy(NH)y−1L2y+2, where m and y are integers and L is a ligand.
- 4. The method of claim 3, wherein the ligands in the silicon source gas are selected from the group consisting of H, F, Cl, Br, I, alkyl, aryl, alkoxy, vinyl, cyano, isocyanato, amino, silyl, alkylsilyl, alkoxysilyl, silylene and alkylsiloxane groups
- 5. The method of claim 3, wherein the second vapor phase reactant comprises an oxidant source gas and the third vapor phase reactant comprises a nitrogen source gas.
- 6. The method of claim 5, wherein the oxidant source gas comprises water vapor and the nitrogen source gas comprises ammonia.
- 7. The method of claim 1, wherein the first vapor phase reactant comprises a first metal source gas.
- 8. The method of claim 7, wherein the second vapor phase reactant is an oxidant and the third vapor phase reactant comprises a second metal source gas different from the first metal source gas.
- 9. The method of claim 8, wherein the first and second vapor phase reactants produce an interface layer for a gate dielectric, and the third vapor phase reactant produces a higher dielectric constant material.
- 10. The method of claim 9, wherein the interface layer comprises aluminum oxide.
- 11. The method of claim 10, wherein the higher dielectric constant material comprises zirconium oxide.
- 12. The method of claim 1, wherein the first vapor phase reactant is a first metal source gas, the second vapor phase reactant is a nitrogen source gas, and the third vapor phase reactant is a second metal source gas.
- 13. The method of claim 12, wherein the thin film comprises a graded transition layer between a metal nitride barrier layer and a more conductive material.
- 14. The method of claim 12, wherein the third vapor phase reactant is a copper source gas.
- 15. The method of claim 14, wherein the thin film forms a graded transition layer between a metal nitride barrier layer and a copper fill in a damascene trench.
- 16. The method of claim 15, wherein introducing comprises adding progressively more copper source gas to the deposition cycles.
- 17. The method of claim 16, wherein introducing varying amounts of the third vapor phase reactant comprises providing copper source gas pulses to the deposition cycles with greater frequency as the deposition proceeds.
- 18. The method of claim 14, wherein introducing varying amounts of the third vapor phase reactant comprises varying a copper concentration from a lower surface of the transition layer to an upper surface of the transition layer.
- 19. The method of claim 18, wherein the copper concentration is lowest at the lower surface and highest at the upper surface.
- 20. The method of claim 19, wherein introducing varying amounts of the third vapor phase reactant comprises linearly grading the copper concentration from the lower surface to the upper surface.
- 21. The method of claim 19, wherein introducing varying amounts of the third vapor phase reactant comprises providing 0% copper at the lower surface and about 50% copper at the upper surface.
- 22. The method of claim 19, wherein introducing varying amounts of the third vapor phase reactant comprises forming a pure metal nitride at the lower surface and a pure copper layer at the upper surface
- 23. The method of claim 19, forming the graded transition layer with a thickness of less than 50 Å.
- 24. The method of claim 19, forming the graded transition layer with a thickness of about 10 Å.
- 25. The method of claim 1, wherein introducing varying amounts of the third vapor phase reactant comprises providing pulses of the third vapor phase reactant to the deposition cycles with varying frequency as the deposition proceeds.
- 26. The method of claim 25, wherein introducing varying amounts of the third vapor phase reactant comprises providing pulses of the third vapor phase reactant to the deposition cycles with greater frequency as the deposition proceeds.
- 27. The method of claim 25, wherein introducing varying amounts of the third vapor phase reactant comprises providing pulses of the third vapor phase reactant to the deposition cycles with lesser frequency as the deposition proceeds.
- 28. The method of claim 1, wherein introducing varying amounts of the third vapor phase reactant comprises providing varying levels of the third vapor phase reactant in each of the deposition cycles as the deposition proceeds.
- 29. The method of claim 28, wherein the varying levels of the third vapor phase reactant are provided simultaneously with the second vapor phase reactant in each cycle.
- 30. The method of claim 28, wherein the varying levels of the third vapor phase reactant are provided in separate pulses of varying duration.
- 31. The method of claim 28, wherein the varying levels of the third vapor phase reactant replace atoms at the surface of the thin film from a previous pulse.
- 32. The method of claim 1, forming a graded thin film with a thickness of less than about 50 Å.
- 33. The method of claim 32, wherein introducing varying amounts of the third vapor phase reactant comprises linearly varying an amount of an impurity incorporated into the layer during the deposition.
- 34. A thin film in an integrated circuit having a thickness of less than 100 Å defined between an upper surface and a lower surface, said thin film having a controlled and varying composition between the upper surface and the lower surface.
- 35. The thin film of claim 34, wherein the thickness is less than about 7 Å and 80 Å.
- 36. The thin film of claim 35, wherein the thickness is less than 50 Å.
- 37. The thin film of claim 36, wherein said varying composition comprises a graded concentration of an impurity.
- 38. The thin film of claim 37, wherein the concentration of the impurity is less than about 0.1% at the lower surface.
- 39. The thin film of claim 38, wherein the concentration of the impurity is about 0% at the lower surface.
- 40. The thin film of claim 37, wherein the concentration of the impurity is greater than about 5% at the upper surface.
- 41. The thin film of claim 40, wherein the concentration of the impurity is greater than about 10% at the upper surface.
- 42. The thin film of claim 34, forming a transistor gate dielectric.
- 43. The thin film of claim 42, demonstrating an equivalent oxide thickness of less than about 2.0 nm.
- 44. The thin film of claim 43, demonstrating an equivalent oxide thickness of less than about 1.7 nm.
- 45. The thin film of claim 42, comprising at least one molecular monolayer of silicon oxide at the lower surface.
- 46. The thin film of claim 45, comprising at least one molecular monolayer of silicon nitride at the upper surface.
- 47. The thin film of claim 42, comprising aluminum oxide at one of the upper and lower surfaces, and a higher dielectric constant material adjacent thereto.
- 48. The thin film of claim 47, wherein the aluminum oxide is formed at the lower surface directly adjacent to a semiconductor substrate, the aluminum oxide being graded with the higher dielectric constant material.
- 49. The thin film of claim 48, wherein the higher dielectric constant material comprises zirconium oxide.
- 50. The thin film of claim 34, wherein said varying composition comprises a varying nitrogen concentration from the lower surface to the upper surface.
- 51. The thin film of claim 50, wherein the nitrogen concentration is progressively varied from a lowest concentration at the lower surface and a highest concentration at the upper surface.
- 52. The thin film of claim 51, comprising a linearly graded nitrogen concentration from the lower surface to the upper surface
- 53. The thin film of claim 52, wherein the nitrogen concentration is less than about 0.1% at the lower surface and greater than about 5% at the upper surface.
- 54. The thin film of claim 53, comprising substantially pure silicon dioxide at the lower surface and substantially pure silicon nitride at the upper surface.
- 55. The thin film of claim 34, wherein said varying composition comprises an increasing copper concentration from the lower surface to the upper surface.
- 56. The thin film of claim 55, wherein said varying composition comprises a decreasing metal nitride concentration from the lower surface to the upper surface.
- 57. The thin film of claim 56, having a thickness between about 7 Å and 80 Å.
- 58. A method of forming an integrated circuit, comprising depositing a layer having a graded concentration of an impurity from a lower surface to an upper surface by exposing a substrate to alternating surface reactions of vapor-phase reactants.
REFERENCE TO RELATED APPLICATION
[0001] The present application claims the priority benefit under 35 U.S.C. §119(e) to provisional application No. 60/187,423, filed Mar. 7, 2000.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60187423 |
Mar 2000 |
US |