This document relates to integrated circuits, and more particularly to assemblies having dies that include semiconductor integrated circuits.
In fabrication of integrated circuits, one or more circuits are manufactured in a semiconductor wafer and are then separated into “dies” (also called “chips”) in a process called “singulation” or “dicing”. The dies, such as shown at 110 in
Encapsulant 150 (e.g. epoxy with silica or other particles) protects the dies 110 and the connections 140 from moisture and other contaminants, ultraviolet light, alpha particles, and possibly other harmful elements. The encapsulant also strengthens the die-to-WS attachment against mechanical stresses, and helps conduct heat away from the dies (to an optional heat sink 160 or directly to the ambient (e.g. air)).
It is desirable to provide improved protection of dies from mechanical stresses, heat, and harmful elements.
This section summarizes some of the exemplary implementations of the invention.
In some embodiments, the dies are protected by an additional, protective substrate attached to a wiring substrate. The dies are located in cavities in the protective substrate (the dies may protrude out of the cavities). The protective substrate may be similar to cap wafers used to protect MEMS components (Micro-Electro-Mechanical Structures); see K. Zoschke et al., “Hermetic Wafer Level Packaging of MEMS Components Using Through Silicon Via and Wafer to Wafer Bonding Technologies” (2013 Electronic Components & Technology Conference, IEEE, pages 1500-1507); see also U.S. Pat. No. 6,958,285 issued Oct. 25, 2005 to Siniaguine. However, in some embodiments, the protective substrate puts pressure on the die (e.g. each die may physically contact the cavity surface) to strengthen the die-to-WS 120 mechanical attachment, to provide good thermal conductivity between the die and the protective substrate, to help flatten the die if it is warped, and to reduce the vertical dimension. The protective substrate may or may not have its own circuitry connected to the dies or to the wiring substrate.
In some embodiments, the die does not contact the cavity surface, but the die is separated from the cavity surface by solid material (e.g. a bonding layer) which physically contacts the die and the cavity surface. In some embodiments, the die or the solid material physically contacts the cavity surface at some but not all operating temperatures (e.g. the physical contact may exist only at higher temperatures at which the die expands). An operating temperature is a temperature at which electrical functionality can be obtained.
In some embodiments, the cavity contains a stack of dies, and the top die in a stack contacts the cavity surface (or a solid material overlying the top die physically contacts the cavity surface). In some embodiments, the entire top surface of each die, or the top die in the stack if there is a stack, physically contacts the cavity surface. In some embodiments, the protective substrate puts downward pressure on the dies in each cavity to strengthen the dies' attachment to the wiring substrate and to counteract the die warpage.
In some embodiments, the wiring substrate is an interposer. Interposers are commonly used as intermediate substrates to accommodate a mismatch between die fabrication technology and printed wiring substrates (PWSs). More particularly, the die's contact pads 110C can be placed much closer to each other (at a smaller pitch) than PWS pads 120C. Therefore (
The interposer substrate 120.1S should be as thin as possible to shorten the signal paths between dies 110 and PWS 120.2 and thus make the system faster and less power hungry. Also, if the interposer is thin, fabrication of metallized vias 224 is facilitated. However, thin interposers are hard to handle: they are brittle, easily warped, and do not absorb or dissipate heat during fabrication. Therefore, a typical fabrication process (such as described in Zoschke et al. cited above) attaches the interposer to a temporary substrate (“support wafer”) during fabrication. The support wafer is later removed. Attaching and detaching temporary support wafers is burdensome. The process of the aforementioned U.S. Pat. No. 6,958,285 does not use the support wafer. Neither do some of the novel processes described below.
The invention is not limited to the features and advantages described above, and includes other features described below.
The embodiments described in this section illustrate but do not limit the invention. In particular, the invention is not limited to particular materials, processes, dimensions, or other particulars except as defined by the appended claims.
Substrate 120.1S is patterned to form blind vias 224B (
The vias are then metallized. If substrate 120.1S is silicon, this can be done as follows. Photoresist 320 and protective layer 310 are removed, and a dielectric layer 324 (
Then metal 224M (
For ease of description, we will refer to vias 224 as “metallized”, but non-metal conductive materials can also be used (e.g. doped polysilicon).
If layer 224M does not fill the vias but only lines the via surfaces, some other material (not shown) can be formed on layer 224M as a filler to fill the vias and provide a planar top surface for the wafer. This filler material can be polyimide deposited by spin coating for example.
Optionally, RDL 210.T (
Interposer 120.1 may include transistors, resistors, capacitors, and other devices (not shown) in substrate 120.1S and redistribution layer 210.T. These devices can be formed before, during and/or after the fabrication of vias 224 and RDL 210.T using the process steps described above and/or additional process steps. Such fabrication techniques are well known. See e.g. the aforementioned U.S. Pat. No. 6,958,285 and pre-grant patent publication 2012/0228778.
Dies 110 are attached to contact pads 120.1C.T with connections 140.1, using possibly prior art methods described above in connection with
Optionally, an encapsulant (not shown) can be formed around the dies and/or under the dies using the same techniques as described above in connection with
Another possible factor is high thermal conductivity to enable the substrate 410 to act as a heat sink. For example, metal may be appropriate.
Cavities 414 (
Then photoresist 430 is removed. In the example shown, auxiliary layer 420 is also removed, but in other embodiments layer 420 remains in the final structure.
As shown in
In
In other embodiments, the dies are not bonded to the cavities' top surfaces, and thus the dies' top surfaces can slide laterally along the cavities' top surfaces in thermal movement. This may reduce the thermal stresses, e.g. if the die-interposer CTE matching is better than the matching between the interposer and protective substrate 410.
As noted above, in some embodiments the dies are underfilled and/or encapsulated from above by a suitable stress-relieving material, e.g. epoxy. In case of encapsulation from above, the encapsulant may be a solid material (possibly thermosetting) physically contacting the top surfaces of cavities 414. The encapsulant may or may not be bonded to the cavity surfaces as described above, with benefits similar to those described above for the no-encapsulant embodiments.
To ensure physical contact between the dies (or the encapsulant) and the cavities, the top surfaces of the dies (or encapsulant) should have uniform height. To improve the height uniformity, the dies (or encapsulant) can be polished before joining of substrate 410 to interposer 120.1. Suitable polishing processes include lapping, grinding, and chemical mechanical polishing (CMP). Also, before inserting the dies into cavities, the cavity surfaces and/or the dies can be provided with a suitable temperature interface material (TIM, not shown here but shown at 525 in
After the bonding of substrate 410 to interposer 120.1, the interposer is thinned from the bottom to expose the metal 224M (
Advantageously, interposer 120.1 is kept flat by substrate 410, so the handling of the assembly 504 is facilitated. Substrate 410 also helps absorb and dissipate the heat generated during this and subsequent fabrication stages and in subsequent operation of assembly 504. The final thickness of substrate 120.1S can therefore be very low, e.g. 50 microns or even 5 microns or less. Hence, blind vias 224B (
If desired, protective substrate 410 can be thinned from the top; this is not shown. The combined thickness of substrates 120.1S and 410 is defined by desired properties, such as rigidity, resistance to warpage, heat dissipation, and assembly size.
Subsequent process steps depend on the particular application. In some embodiments (
As noted above, protective substrate 410 and interposer 120.1 can be bonded by adhesive, and
Referring to
Referring to
Subsequent processing of the structures of
The process step sequences described above are not limiting; for example, the vias 224 can be formed after the interposer thinning.
Interposer 120.1 with the dies attached is then bonded to protective substrate 410 (
Then metallized vias 224 are formed from the interposer bottom. An exemplary process is as follows:
1. Dielectric 920 (e.g. silicon dioxide or silicon nitride) is deposited (e.g. by sputtering or CVD) to cover the bottom surface of interposer substrate 120.1S.
2. Vias (through-holes) are etched from the bottom through dielectric 920 and substrate 120.1S. This is a masked etch which stops on contact pads 910.
3. Dielectric 930 (e.g. silicon dioxide or silicon nitride) is deposited (e.g. by sputtering or CVD) to cover the bottom surface of interposer substrate 120.1S and to line the vias. Dielectric 930 covers the contact pads 910 from the bottom.
4. Dielectric 930 is etched to expose the contact pads 910. This can be a masked etch. Alternatively, a blanket anisotropic (vertical) etch can be used to remove the dielectric 930 from over at least a portion of each contact pad 910 while leaving the dielectric on the via sidewalls. The vertical etch may or may not remove dielectric 930 outside the vias.
5. A conductive material 224M (e.g. metal) is formed in the vias, possibly by the same techniques as described above (e.g. copper electroplating). The conductive material is not present outside the vias (e.g. it can be polished away by CMP). The conductive material may fill the vias or just line the via surfaces. The conductive material in each via physically contacts the corresponding pad 910.
Subsequent processing steps can be as described above in connection with
Vias 224 are optional, and further the substrate 120.1 can be any wiring substrate, such as shown at 120 in
The techniques described above in connection with
The dies can also be stacked one above another in the same cavity (see
In some embodiments, substrate 410S has circuitry, possibly connected to the circuitry in the dies and/or the interposer 120.1S or the PWS. See
The invention is not limited to the embodiments described above. For example, the vias 224 can be formed after the RDLs, and can be etched through one or both of the RDLs.
Some embodiments provide a manufacture comprising:
a first substrate (e.g. 120.1 or 120) comprising one or more first contact pads (e.g. the top pads 120.1C.T);
one or more dies attached to the first substrate, each die comprising a semiconductor integrated circuit which comprises one or more contact pads each of which is attached to a respective first contact pad;
a second substrate (e.g. 410 or 410S) comprising one or more cavities, the second substrate being attached to the first substrate, wherein at least part of each die is located in a corresponding cavity in the second substrate, the second substrate comprising a surface area (e.g. a surface of legs 410L) which lies outside of the cavities and is attached to the first substrate;
wherein at least at some temperature at which the structure is electrically operable, at least one die satisfies one or both of conditions (A) and (B):
(A) the die physically contacts a surface of the corresponding cavity;
(B) the die is separated from the surface of the corresponding cavity by solid material (e.g. an encapsulant or a bonding layer) which physically contacts the die and the surface of the corresponding cavity.
In some embodiments, in a side view in which each cavity is in a bottom surface of the second substrate (e.g. as in
In some embodiments, the at least one die is attached to the surface of the corresponding cavity.
In some embodiments, the at least one die is not attached to the surface of the corresponding cavity.
In some embodiments, the one or more first contact pads are located at a first side of the first substrate;
the first substrate comprises one or more second contact pads at a second side opposite to the first side (e.g. contact pads 120.1C.B at the interposer bottom); and
the first substrate comprises one or more electrically conductive paths passing through the first substrate (e.g. metallized vias 224) and electrically connecting at least one first contact pad to at least one second contact pad.
In some embodiments, at least one of the conditions (A) and (B) is satisfied at room temperature.
In some embodiments, the at least one die is under pressure from the second substrate.
In some embodiments, the pressure does not exceed 200 MPa at room temperature. In some embodiments, the pressure is greater than the atmospheric pressure (1 bar, i.e. 105 Pa), and can be in the range from 1 bar to 200 MPa or any sub-range of this range. The pressure can also be above or below this range.
Some embodiments provide a method for fabricating an electrically functioning manufacture, the method comprising:
obtaining a first substrate (e.g. 120.1) comprising a first side and one or more first contact pads at the first side;
attaching one or more dies to the first substrate, each die comprising a semiconductor integrated circuit which comprises one or more contact pads each of which is attached to a respective first contact pad;
obtaining a second substrate (e.g. 410) comprising one or more cavities;
attaching the second substrate to the first substrate, with at least part of each die being located in a corresponding cavity in the second substrate, the second substrate comprising a surface area (e.g. bottom areal of legs 410L) which lies outside of the cavities and is attached to the first substrate;
wherein at least at some temperature at which the structure is electrically operable, at least one die satisfies one or both of conditions (A) and (B):
(A) the die physically contacts a surface of the corresponding cavity;
(B) the die is separated from the surface of the corresponding cavity by solid material which physically contacts the die and the surface of the corresponding cavity.
In some embodiments, in a side view in which each cavity is in a bottom surface of the second substrate, said surface area of the second substrate laterally surrounds each cavity.
In some embodiments, the at least one die is attached to the surface of the corresponding cavity.
In some embodiments, the at least one die is not attached to the surface of the corresponding cavity.
In some embodiments, the one or more first contact pads are located at a first side of the first substrate;
the first substrate comprises one or more second contact pads at a second side opposite to the first side; and
the first substrate comprises one or more electrically conductive paths passing through the first substrate and electrically connecting at least one first contact pad to at least one second contact pad.
In some embodiments, at least one of the conditions (A) and (B) is satisfied at room temperature.
In some embodiments, the at least one die is under pressure from the second substrate when the first substrate is attached to the second substrate.
In some embodiments, the pressure does not exceed 200 MPa at room temperature.
In some embodiments, the one or more dies are a plurality of dies, and the method further comprises polishing a solid surface at a first side of the dies before attaching the first substrate to the second substrate, the first side of the dies being a side opposite to each die's one or more contact pads, the solid surface being a surface of the dies or of an encapsulant formed on the dies.
In some embodiments, the solid surface is a surface of the encapsulant which comprises an epoxy.
Some embodiments provide a manufacture comprising:
a first substrate comprising one or more first contact pads;
one or more dies attached to the first substrate, each die comprising a semiconductor integrated circuit which comprises one or more contact pads each of which is attached to a respective first contact pad;
a second substrate comprising one or more cavities, the second substrate being attached to the first substrate, wherein at least part of each die is located in a corresponding cavity in the second substrate, the second substrate comprising a surface area which lies outside of the cavities and is attached to the first substrate;
wherein at least at some temperature at which the structure is electrically operable, at least one die is under pressure from the second substrate.
In some embodiments, the pressure does not exceed 200 MPa at room temperature.
In some embodiments, in a side view in which each cavity is in a bottom surface of the second substrate, said surface area of the second substrate laterally surrounds each cavity.
In some embodiments, the at least one die is attached to the surface of the corresponding cavity.
In some embodiments, wherein the at least one die is not attached to the surface of the corresponding cavity.
In some embodiments, wherein the one or more first contact pads are located at a first side of the first substrate;
the first substrate comprises one or more second contact pads at a second side opposite to the first side; and
the first substrate comprises one or more electrically conductive paths passing through the first substrate and electrically connecting at least one first contact pad to at least one second contact pad.
Other embodiments and variations are within the scope of the invention, as defined by the appended claims.
The present application is a division of U.S. patent application Ser. No. 15/265,148, filed Sep. 14, 2016, incorporated herein by reference, which is a continuation of U.S. patent application Ser. No. 14/214,365, filed Mar. 14, 2014, incorporated herein by reference, which claims priority of U.S. provisional application No. 61/952,066 filed on Mar. 12, 2014, titled “INTEGRATED CIRCUITS PROTECTED BY SUBSTRATES WITH CAVITIES, AND METHODS OF MANUFACTURE”, incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
5532519 | Bertin et al. | Jul 1996 | A |
5701233 | Carson et al. | Dec 1997 | A |
6008536 | Mertol | Dec 1999 | A |
6157076 | Azotea et al. | Dec 2000 | A |
6222722 | Fukuzumi et al. | Apr 2001 | B1 |
6251796 | Abdul-Ridha et al. | Jun 2001 | B1 |
6322903 | Siniaguine et al. | Nov 2001 | B1 |
6384473 | Peterson et al. | May 2002 | B1 |
6403444 | Fukuzumi et al. | Jun 2002 | B2 |
6451650 | Lou | Sep 2002 | B1 |
6492726 | Quek et al. | Dec 2002 | B1 |
6613672 | Wang et al. | Sep 2003 | B1 |
6620701 | Ninq | Sep 2003 | B2 |
6624505 | Badehl | Sep 2003 | B2 |
6717254 | Siniaguine | Apr 2004 | B2 |
6746876 | Itoh et al. | Jun 2004 | B2 |
6787916 | Halahan | Sep 2004 | B2 |
6947275 | Anderson et al. | Sep 2005 | B1 |
6958285 | Siniaguine | Oct 2005 | B2 |
7011988 | Forcier | Mar 2006 | B2 |
7049170 | Savastiouk et al. | May 2006 | B2 |
7061102 | Eghan et al. | Jun 2006 | B2 |
7115988 | Hool | Oct 2006 | B1 |
7144745 | Badehi | Dec 2006 | B2 |
7183643 | Gibson et al. | Feb 2007 | B2 |
7186586 | Savastiouk et al. | Mar 2007 | B2 |
7400036 | Tan | Jul 2008 | B2 |
7670921 | Chinthakindi et al. | Mar 2010 | B2 |
7786591 | Khan et al. | Aug 2010 | B2 |
7863096 | England | Jan 2011 | B2 |
7906803 | Shiova et al. | Mar 2011 | B2 |
7928548 | Bernstein et al. | Apr 2011 | B2 |
7964508 | Savastiouk et al. | Jun 2011 | B2 |
7977579 | Bathan et al. | Jul 2011 | B2 |
7989270 | Huang et al. | Aug 2011 | B2 |
8018068 | Scanlan et al. | Sep 2011 | B1 |
8071470 | Khor et al. | Dec 2011 | B2 |
8072082 | Yean et al. | Dec 2011 | B2 |
8076788 | Haba et al. | Dec 2011 | B2 |
8102039 | Noma et al. | Jan 2012 | B2 |
8110862 | Cheng et al. | Feb 2012 | B2 |
8183696 | Meyer et al. | May 2012 | B2 |
8257985 | Stevenson et al. | Sep 2012 | B2 |
8377829 | Yeh et al. | Feb 2013 | B2 |
8378480 | Cheng et al. | Feb 2013 | B2 |
8397013 | Rosenband et al. | Mar 2013 | B1 |
8426961 | Shih et al. | Apr 2013 | B2 |
8470668 | Cho et al. | Jun 2013 | B2 |
8518753 | Wu et al. | Aug 2013 | B2 |
8519537 | Jenq et al. | Aug 2013 | B2 |
8525318 | Kim et al. | Sep 2013 | B1 |
8575493 | Xu et al. | Nov 2013 | B1 |
8598695 | Oganesian et al. | Dec 2013 | B2 |
8629546 | Scanlan et al. | Jan 2014 | B1 |
8674423 | Collins et al. | Mar 2014 | B2 |
8830689 | Kim et al. | Sep 2014 | B2 |
9165793 | Wang et al. | Oct 2015 | B1 |
9252127 | Shen et al. | Feb 2016 | B1 |
20040134796 | Shelp et al. | Jul 2004 | A1 |
20040174682 | Lin et al. | Sep 2004 | A1 |
20040178495 | Yean | Sep 2004 | A1 |
20040183187 | Yamasaki et al. | Sep 2004 | A1 |
20040201111 | Thurgood | Oct 2004 | A1 |
20040238934 | Warner et al. | Dec 2004 | A1 |
20050046002 | Lee et al. | Mar 2005 | A1 |
20050047094 | Hsu | Mar 2005 | A1 |
20050068739 | Arvelo et al. | Mar 2005 | A1 |
20050146021 | Edwards | Jul 2005 | A1 |
20050196095 | Karashima et al. | Sep 2005 | A1 |
20050263869 | Tanaka et al. | Dec 2005 | A1 |
20050266701 | Aoyagi | Dec 2005 | A1 |
20060231937 | Juskey et al. | Oct 2006 | A1 |
20070029654 | Sunohara et al. | Feb 2007 | A1 |
20070045798 | Horie | Mar 2007 | A1 |
20070197013 | Trezza | Aug 2007 | A1 |
20070221399 | Nishizawa et al. | Sep 2007 | A1 |
20070235850 | Gerber et al. | Oct 2007 | A1 |
20080128897 | Chao | Jun 2008 | A1 |
20080211089 | Khan et al. | Sep 2008 | A1 |
20080244902 | Blackwell | Oct 2008 | A1 |
20080272477 | Do et al. | Nov 2008 | A1 |
20080280394 | Murtuza et al. | Nov 2008 | A1 |
20090008762 | Jung et al. | Jan 2009 | A1 |
20090057884 | Too et al. | Mar 2009 | A1 |
20090115047 | Haba et al. | May 2009 | A1 |
20090212407 | Foster et al. | Aug 2009 | A1 |
20090236718 | Yang et al. | Sep 2009 | A1 |
20090267238 | Joseph et al. | Oct 2009 | A1 |
20100025081 | Arai et al. | Feb 2010 | A1 |
20100081236 | Yang et al. | Apr 2010 | A1 |
20100084761 | Shinaqawa | Apr 2010 | A1 |
20100102428 | Lee et al. | Apr 2010 | A1 |
20100134991 | Kim et al. | Jun 2010 | A1 |
20100144101 | Chow et al. | Jun 2010 | A1 |
20100224980 | Chahal | Sep 2010 | A1 |
20100230797 | Honda | Sep 2010 | A1 |
20100230806 | Huang et al. | Sep 2010 | A1 |
20100140769 | Kim et al. | Oct 2010 | A1 |
20100276799 | Heng et al. | Nov 2010 | A1 |
20110027967 | Beyne et al. | Feb 2011 | A1 |
20110068444 | Chi et al. | Mar 2011 | A1 |
20110068468 | Lin et al. | Mar 2011 | A1 |
20110080713 | Sunohara | Apr 2011 | A1 |
20110095403 | Lee | Apr 2011 | A1 |
20110101349 | Oda | May 2011 | A1 |
20110140283 | Chandra et al. | Jun 2011 | A1 |
20110221072 | Chin | Sep 2011 | A1 |
20110287606 | Brun et al. | Nov 2011 | A1 |
20110300668 | Parvarandeh | Dec 2011 | A1 |
20110304036 | Son | Dec 2011 | A1 |
20110309523 | Takahashi | Dec 2011 | A1 |
20120001339 | Malatkar | Jan 2012 | A1 |
20120020026 | Oganesian | Jan 2012 | A1 |
20120049332 | Chen et al. | Mar 2012 | A1 |
20120061852 | Su et al. | Mar 2012 | A1 |
20120086135 | Thompson et al. | Apr 2012 | A1 |
20120091583 | Kawashita et al. | Apr 2012 | A1 |
20120101540 | O'Brien et al. | Apr 2012 | A1 |
20120104623 | Pagaila et al. | May 2012 | A1 |
20120106228 | Lee | May 2012 | A1 |
20120228778 | Kosenko et al. | Sep 2012 | A1 |
20120276733 | Saeki et al. | Nov 2012 | A1 |
20120295415 | Ono | Nov 2012 | A1 |
20120319267 | Moon et al. | Dec 2012 | A1 |
20120319300 | Kim | Dec 2012 | A1 |
20130010441 | Oganesian et al. | Jan 2013 | A1 |
20130014978 | Uzoh et al. | Jan 2013 | A1 |
20130032390 | Hu et al. | Feb 2013 | A1 |
20130069239 | Kim et al. | Mar 2013 | A1 |
20130082383 | Aoya | Apr 2013 | A1 |
20130082399 | Kim et al. | Apr 2013 | A1 |
20130087917 | Jee et al. | Apr 2013 | A1 |
20130093075 | Liu et al. | Apr 2013 | A1 |
20130099368 | Han | Apr 2013 | A1 |
20130105989 | Pagaila et al. | May 2013 | A1 |
20130119527 | Luo et al. | May 2013 | A1 |
20130119528 | Groothuis et al. | May 2013 | A1 |
20130146991 | Otremba et al. | Jun 2013 | A1 |
20130181354 | Khan et al. | Jul 2013 | A1 |
20130187292 | Semmelmeyer et al. | Jul 2013 | A1 |
20130228898 | Ide | Sep 2013 | A1 |
20130241026 | Or-Bach et al. | Sep 2013 | A1 |
20130267046 | Or-Bach et al. | Oct 2013 | A1 |
20130270660 | Bryzek et al. | Oct 2013 | A1 |
20130292840 | Shoemaker et al. | Nov 2013 | A1 |
20130313680 | Oganesian et al. | Nov 2013 | A1 |
20140036454 | Caskey et al. | Feb 2014 | A1 |
20140070380 | Chiu et al. | Mar 2014 | A1 |
20140091461 | Shen | Apr 2014 | A1 |
20140134796 | Kelly et al. | May 2014 | A1 |
20140134803 | Kelly et al. | May 2014 | A1 |
20140134804 | Kelly | May 2014 | A1 |
20140225244 | Smith et al. | Aug 2014 | A1 |
20140246227 | Lin et al. | Sep 2014 | A1 |
20140252655 | Tran et al. | Sep 2014 | A1 |
20140264811 | Wu | Sep 2014 | A1 |
20140319683 | Lin et al. | Oct 2014 | A1 |
20140328023 | Choi et al. | Nov 2014 | A1 |
20140361410 | Yamamichi et al. | Dec 2014 | A1 |
20150001731 | Shuto | Jan 2015 | A1 |
20150021755 | Hsiao et al. | Jan 2015 | A1 |
20150262902 | Shen et al. | Sep 2015 | A1 |
20150262928 | Shen et al. | Sep 2015 | A1 |
20150262972 | Katkar | Sep 2015 | A1 |
20150333049 | Woychik | Nov 2015 | A1 |
20160079214 | Caskey | Mar 2016 | A1 |
Number | Date | Country |
---|---|---|
1418617 | May 2004 | EP |
1884994 | Jun 2008 | EP |
1688994 | Aug 2008 | EP |
2546876 | Jan 2013 | EP |
2555239 | Feb 2013 | EP |
2004023111 | Mar 2004 | WO |
WO 2005022630 | Mar 2005 | WO |
WO 2006124597 | Nov 2006 | WO |
WO 2007142721 | Dec 2007 | WO |
WO 2009070348 | Jun 2009 | WO |
WO 2012169162 | Dec 2012 | WO |
WO 2013062533 | May 2013 | WO |
Entry |
---|
John H. Lau, “TSV Interposer: The most Cost-Effective Integrator for 30 IC Integration,” Electronics & Optoelectronics Research Laboratories, Industrial Technology Research Institute (ITRI), retrieved on Feb. 24, 2015. |
Chipscale Review, “The Impact of CSPs on Encapsulation Materials,” ChipScale Review publication issue Mar. 1998, retrieved Feb. 21, 2014, 6 pages. |
Dr. Paul A. Magill, “A New Thermal-Management Paradigm for Power Devices,” Power Electronics Technology, Nov. 2008, pp. 26-30. |
Herming Chiueh et al., “A Dynamic Thermal Management Circuit for System-On-Chip Designs,” Analog Integrated Circuits and Signal Processing, 36, pp. 175-181, Jan. 25, 2003. |
Hybrid Memory Cube Consortium, “Hybrid Memory Cube Specification 1.0,” Last Revision Jan. 2013, 122 pages, Retrieved from: http://hybridmemorycube.org/specificationdownload/. |
K. Zoschke et al., “Hermetic Wafer Level Packaging of MEMS Components Using Through Silicon Via and Wafer to Wafer Bonding Technologies” (2013 Electronic Components & Technology Conference, IEEE. pp. 1500-1507). |
Lau et al., “Thin-Wafer Handling with a Heat-Spreader Wafer for 2.5D/3D IC Integration,” 46th International Symposium on Microelectronics (IMAPS 2013) Sep. 30-Oct 3, 2013, Orlando, FL USA, pp. 1-8 [389-396]. |
Li Shang et al., “Thermal Crisis: Challenges and Potential Solutions,” Potentials, vol. 25, Issue 5, Sep./Oct. 2006, pp. 31-35. |
Nakamura et al., “Technology Trends and Future History of Semiconductor Packaging Substrate Material,” Hitachi Chemical Review Technical Report No. 55, May 2013, pp. 24-29. |
Pulliam, Wayne, “Designing with BGAs,” AMO presentation, 2008, 62 pages. |
Lee, San Hwui et al., Wafer-to-Wafer Alignment for Three Dimensional Integration: A Review, Journal of Microelectromechanical Systems, vol. 20, Issue 4, Aug. 2011, pp. 885-898. |
U.S. Appl. No. 14/201,585, filed Mar. 7, 2014. |
U.S. Appl. No. 14/214,365 titled, “Integrated Circuits Protected by Substrates with Cavities, and Methods of Manufacture,” filed Mar. 14, 2014, 40 pages. |
Dreiza; Moody et al., “Joint Project for Mechanical Qualification of Next Generation High Density Package-on-Package (PoP) with Through Mold Via Technology,” Amkor Technology, EMPC2009—17th European Microelectronics & Packaging Conference, Jun. 16, Rimini, Italy, 8 pages. |
Zwenger; Curtis et al., “Next Generation Package-on_Package (PoP) Platform with Through Mold Via (TMV™) Interconnection Technology,” Amkor Technology, Originally published in the proceedings of the IMPAS Device Packaging Conference, Scottsdale, AZ, Mar. 10-12, 2009, 8 pages. |
Kim; Jinseong et al., “Application of Through Mold Via (TMV) as PoP base package,” Amkor Technology, 2008 IEEE Reprinted from ECTC2008 Proceedings, 6 pages. |
U.S. Appl. No. 14/250,317 titled “Die Stacks With One or More Bond Via Arrays,” filed Apr. 10, 2014, 58 pages. |
Das; Rabindra N. et al., “Package-Interpose-Package (PIP) Technology for High End Electronics,” Endicott Interconnect Technologies, Inc., retrieved Jul. 31, 2014, 4 pages. |
McCormick; Heather et al., “Assembly and Reliability Assessment of Fine Pitch TMV Package on Jackage (PoP) Components, ”Amkor Technology Inc., Originally published in the Proceedings of the SMTA International Conference, San Diego, CA, Oct. 4-8, 2009, 8 pages. |
U.S. Appl. No. 14/288,064 titled, “Integrated Circuit Assemblies With Reinforcement Frames, and Methods of Manufacture,” filed May 27, 2014. |
U.S. Appl. No. 14/328,380 titled, “Microelectronic Assemblies With Integrated Circuits and Interposers With Cavities, and Methods of Manufacture,” filed Jul. 10, 2014. |
International Search Report and Written Opinion, dated May 12, 2015, 11 pages, PCT Patent Application No. PCT/US2015/019609. |
International Search Report and Written Opinion, dated Aug. 6, 2015, 10 pages, PCT Patent Application No. PCT/US2015/028172. |
Turner et al., “Mechanics of direct wafer bonding”, 2006, pp. 171-188, vol. 462, doi: 10.1098/rspa.2005.1571, Proceedings of the Royal Society A, London, United Kingdom. |
United States Patent and Trademark Office, First Action Interview Pilot Program Pre-Interview Communication, dated Oct. 22, 2014, for U.S. Appl. No. 14/214,365, filed Mar. 14, 2014. |
Strandjord et al., “Bumping for WLCSP using Solder Ball Attach on electrolessss NiAu UBM”, 2008, 29 pages, Pac Tech USA-Packaging Technologies, Inc., Santa Clara, California. |
Boyle et al., “Epoxy Resins”, 2001, pp. 78-89, vol. 21, ASM Handbook, Composites (ASM International). |
U.S. Patent Application, “Interposers With Circuit Modules Encapsulated by Moldable Material in a Cavity, and Methods of Fabrication”, filed Dec. 2, 2014, U.S. Appl. No. 14/558,462, 19 pages. |
Pre-Interview First Office Action dated Oct. 22, 2014 of U.S. Appl. No. 14/214,365. |
Final Office Action dated Mar. 2, 2015 of U.S. Appl. No. 14/214,365. |
Notice of Allowance dated Apr. 16, 2015 of U.S. Appl. No. 14/268,899. |
U.S. Appl. No. 14/268,899 titled, “Making Electrical Components in Handle Wafers of Integrated Circuit Packages,” filed May 2, 2014. |
U.S. Appl. No. 14/558,462 titled, “Interposers With Circuit Modules Encapsulated by Moldable Material in a Cavity, and Methods of Fabrication,” filed Dec. 2, 2014. |
Office Action dated Jul. 9, 2015 for U.S. Appl. No. 14/558,462, 11 pages. |
International Search Report and Written Opinion for PCT/US2015/032572 dated Nov. 23, 2015. |
International Search Report dated Sep. 21, 2015 for International Application No. PCT/US2015/033786, International Filing Date Feb. 6, 2015. |
U.S. Appl. No. 14/745,237 titled, “Microelectronic Assemblies With Cavities, and Methods of Fabrication,” filed May 19, 2015. |
International preliminary report on patentability in PCT Patent Application No. PCT/US2015/019609, dated Sep. 13, 2016 (7 pages). |
Number | Date | Country | |
---|---|---|---|
20180130717 A1 | May 2018 | US |
Number | Date | Country | |
---|---|---|---|
61952066 | Mar 2014 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 15265148 | Sep 2016 | US |
Child | 15865842 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14214365 | Mar 2014 | US |
Child | 15265148 | US |