Recessed and embedded die coreless package

Information

  • Patent Grant
  • 10541232
  • Patent Number
    10,541,232
  • Date Filed
    Tuesday, November 13, 2018
    6 years ago
  • Date Issued
    Tuesday, January 21, 2020
    4 years ago
Abstract
Methods of forming a microelectronic packaging structure and associated structures formed thereby are described. Those methods may include forming a cavity in a plating material to hold a die, attaching the die in the cavity, forming a dielectric material adjacent the die, forming vias in the dielectric material adjacent the die, forming PoP lands in the vias, forming interconnects in the vias, and then removing the plating material to expose the PoP lands and die, wherein the die is disposed above the PoP lands.
Description
BACKGROUND OF THE INVENTION

As semiconductor technology advances for higher processor performance, advances in packaging architectures may include package-on-package (PoP) architecture and other such assemblies. As the design of package structures becomes more complex, there is often a resulting increase in assembly expense. Thus there is a need to significantly lower package and assembly costs for advanced package structures.





BRIEF DESCRIPTION OF THE DRAWINGS

While the specification concludes with claims particularly pointing out and distinctly claiming certain embodiments of the present invention, the advantages of this invention can be more readily ascertained from the following description of the invention when read in conjunction with the accompanying drawings in which:



FIGS. 1a-1m represent methods of forming structures according to an embodiment of the present invention.



FIG. 2 represents a system according to an embodiment of the invention.





DETAILED DESCRIPTION OF THE PRESENT INVENTION

In the following detailed description, reference is made to the accompanying drawings that show, by way of illustration, specific embodiments in which the invention may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the invention. It is to be understood that the various embodiments of the invention, although different, are not necessarily mutually exclusive. For example, a particular feature, structure, or characteristic described herein, in connection with one embodiment, may be implemented within other embodiments without departing from the spirit and scope of the invention. In addition, it is to be understood that the location or arrangement of individual elements within each disclosed embodiment may be modified without departing from the spirit and scope of the invention. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of the present invention is defined only by the appended claims, appropriately interpreted, along with the full range of equivalents to which the claims are entitled. In the drawings, like numerals refer to the same or similar functionality throughout the several views.


Methods and associated structures of forming and utilizing a microelectronic structure, such as a package structure, are described. Those methods may comprise forming a cavity in a plating material to hold a die, attaching the die in the cavity, forming a dielectric material adjacent to the die, forming vias in the dielectric material adjacent the die, forming PoP lands in the vias, forming interconnects in the vias, and then removing the plating material to expose the PoP lands and die. Methods of the present invention enable the fabrication of package-on-package architectures such as PoP assemblies comprising partially recessed and/or fully embedded die or any other type of ball grid array (BGA) package.



FIGS. 1a-1m illustrate embodiments of a method of forming a microelectronic structure, such as a package structure, for example. FIG. 1a illustrates a material 100. In one embodiment, the material 100 may comprise a plating material, such as but not limited to a copper foil plating material, for example. In some embodiments, any suitable plating material may be utilized, depending upon the particular application. In FIG. 1b, a cavity 102 may be formed in the material 100. The cavity 102 may be formed utilizing any suitable etching process in some embodiments, such as are known in the art. In an embodiment, the cavity 102 may be formed such that the cavity 102 may hold a die, such as a microelectronic die, for example. The cavity 102 may comprise a bottom portion 101 an angled portion 103, and a top portion 105. In an embodiment, the bottom and top portions may be separated by a barrier layer to aid in the formation of the cavity structure, especially for an etching process. In an embodiment (not shown), PoP land structures (to be described further herein) can be formed on surface 101.


In an embodiment, a die 104 may be attached within the cavity 102 (FIG. 1c). In an embodiment, the die 104 may comprise a thin die 104, and may comprise a thickness of below about 150 microns. In an embodiment, the die 104 may be attached to the top portion 105 of the cavity 101. In an embodiment, the die 104 may comprise at least one sidewall 106, a top side 107 and a bottom/active side 108. In some cases, an adhesive film and/or an attach process may be used to attach the die 104 into the cavity 102 of the plating material 100. In an embodiment, the adhesive film (not shown), can be used as a permanent part of a final package to protect the die backside, to provide a surface for marking, and/or manage any warpage that may occur within the die 104, for example.


A dielectric material 110 may be formed on the plating material 100 and adjacent the die 104 that is in the cavity 102 of the plating material 100 (FIG. 1d). In an embodiment, the dielectric material 110 may be formed by a laminating process, for example. The dielectric material 110 may be formed on the bottom portion 101 of the cavity 102, on the angled portion 103 of the cavity 102, and on a portion of the top portion 105 of the cavity 102 of the plating material 100 that surrounds the die 104. Vias 112 may be formed in a region 114 of the dielectric material 110 adjacent the die 104 (FIG. 1e). In an embodiment, a package on package (PoP) land area 113 may be formed within the via 112, wherein a portion of the plating material 100 may be removed to form the PoP land area 113. In an embodiment, the plating material 100 and the dielectric material 110 may be removed using any suitable etching process.


In an embodiment, a PoP land structure 116 may be formed in the PoP land area 113 (FIG. 1f). The PoP land structure 116 may be formed in the PoP land area 113 by using an electrolytic plating process, for example, however any suitable process may be utilized to form the PoP land structure 116. In an embodiment, the plating material 100 within the PoP land area 113 may be used as a plating bus for the formation of the PoP land structure 116. In an embodiment, the plating material 100 may comprise a copper foil that may be used as a plating bus. In some cases, plating metallurgies may include gold, nickel, gold/nickel, gold/nickel/palladium, and the similar suitable materials, according to the particular application. In an embodiment, wire bond pads may be plated on the PoP land area 113, allowing for a mixed-technology stacking on a CPU die backside, for example.


In an embodiment, vias 118 may be formed in a die area 119, wherein die pads, for example copper die pads, maybe exposed on the active side 108 of the die 104 (FIG. 1g). The vias 112 adjacent the PoP land structures 116 (those located in the dielectric region 114) and the vias 118 in the die area 119 may be plated with a metallic material (FIG. 1h) to form PoP land structure 116 interconnect structures 117 and to form die pad interconnect structures 120. In an embodiment, the PoP land interconnect structure 117 may be electrically connected to the PoP land structure 116, and the die pad interconnect structure 120 may be electrically connected to die pads on the active side 108 of the die 104.


In an embodiment, a semi-additive process (SAP) may be used to form the die pad interconnect structures 120 and the PoP interconnect structures 118. In some embodiments, the die pad interconnect structures 120 and the PoP interconnect structures 118 may be formed in the same process step, or in other embodiments, the die pad interconnect structures 120 and the PoP interconnect structures 118 may be formed in separate formation steps. A second dielectric layer 110′ may be formed on the die pad interconnect structures 120 and the PoP interconnect structures 118 (FIG. 1i). A first metallization layer 121 may be formed in the second dielectric layer 110′.


Subsequent layers may then be formed using standard substrate SAP build-up processing, for example, wherein further dielectric layers 120″ and metallization layers 121′ may be formed upon each other to form a coreless substrate 125 by utilizing a buildup process (FIG. 1j). The plating material 100 may then be removed from the die 104 and the PoP land structures 116 of the coreless substrate 125, exposing the PoP lands and the die, to form a coreless package structure 126 (FIG. 1k). The coreless package structure 126 may comprise a fillet structure 127 of dielectric material 110 around the die 104, wherein the dielectric material 110 may surround the sidewall 106 and the bottom 108 of the die 104, but wherein the dielectric material 110 is absent on the top side 107 of the die 104.


The fillet structure 127 may comprise a portion of the dielectric 110 that may be angled/raised in relation to a planar top portion 111 of the dielectric 110 of the coreless substrate 125. The geometry of this fillet structure 127 can be optimized to provide maximum reliability of the die/package, wherein an angle 128 of the fillet structure 127 may be varied to optimize reliability. In an embodiment, the angle of the fillet structure may comprise about 70 degrees or less, but may be varied according to the application.


In an embodiment, the coreless package structure 126 may comprise the die 104 being at least partially embedded in the coreless substrate 125. In other embodiments, the coreless package structure 126 may comprise the die 104 being substantially entirely embedded in the coreless substrate 125. In some embodiments, the top side 107 of the die 104 may be substantially coplanar with the top portion 111 of the dielectric 110. In another embodiment, there may be a distance 129 between the top side 107 of the die 104 and a top side 131 of the PoP land 116.


The coreless package structure 126 may comprise package interconnect structures areas 122, wherein interconnect structures 124, such as ball gird array (BGA) balls, may be attached (FIG. 1l). The PoP land structures 116 of the coreless package structure 126 may comprise raised, electrolytically plated lands 116 disposed on top of the coreless substrate 125, thus enabling the attachment of another package on top of the coreless package structure 126 (e.g. Package-on-Package structure).



FIG. 1m depicts a PoP structure 130, wherein a second package 132 is connected to the coreless package structure 126 by attachment to the PoP land structures 116. In an embodiment, the second package 132 may comprise a die 104′ that is directly above the die 104 of the coreless package structure 126. Interconnect balls 124′ of the second package 132 may be attached to the PoP land structures 116 of the coreless package structure 126.



FIG. 2 is a diagram illustrating an exemplary system 200 capable of being operated with methods for fabricating a microelectronic structure, such as the coreless package structure 126 of FIG. 1l, for example. It will be understood that the present embodiment is but one of many possible systems in which the coreless package structures of the present invention may be used.



FIG. 2 shows a computer system according to an embodiment of the invention. System 200 includes a processor 210, a memory device 220, a memory controller 230, a graphics controller 240, an input and output (I/O) controller 250, a display 252, a keyboard 254, a pointing device 256, a peripheral device 258, and a bus 260. Processor 210 may be a general purpose processor or an application specific integrated circuit (ASIC). I/O controller 250 may include a communication module for wired or wireless communication. Memory device 220 may be a dynamic random access memory (DRAM) device, a static random access memory (SRAM) device, a flash memory device, or a combination of these memory devices. Thus, in some embodiments, memory device 220 in system 200 does not have to include a DRAM device.


One or more of the components shown in system 200 may be included in one or more integrated circuit packages, such as the coreless package structure 126 of FIG. 1l for example. For example, processor 210, or memory device 220, or at least a portion of I/O controller 250, or a combination of these components may be included in an integrated circuit package that includes at least one embodiment of a structure described in FIGS. 1a-1m.


System 200 may include computers (e.g., desktops, laptops, hand-helds, servers, Web appliances, routers, etc.), wireless communication devices (e.g., cellular phones, cordless phones, pagers, personal digital assistants, etc.), computer-related peripherals (e.g., printers, scanners, monitors, etc.), entertainment devices (e.g., televisions, radios, stereos, tape and compact disc players, video cassette recorders, camcorders, digital cameras, MP3 (Motion Picture Experts Group, Audio Layer 3) players, video games, watches, etc.), and the like.


Benefits of the present invention enable a new packaging architecture that can meet design requirements for future mobile/handheld system on a chip (SoC) processors at roughly half the cost of current package architectures. Embodiments provide a method of embedding a die in a substrate, which enables the elimination of many assembly processes. Embodiments enable thin die assembly, PoP compatibility, substrate design rule scalability, package thickness reduction, and package/assembly cost reduction. In addition, the substrate is no longer confined to strip manufacturing capability, which enables full panel processing, which also reduces costs.


Although the foregoing description has specified certain steps and materials that may be used in the method of the present invention, those skilled in the art will appreciate that many modifications and substitutions may be made. Accordingly, it is intended that all such modifications, alterations, substitutions and additions be considered to fall within the spirit and scope of the invention as defined by the appended claims. In addition, it is appreciated that various microelectronic structures, such as package structures, are well known in the art. Therefore, the Figures provided herein illustrate only portions of an exemplary microelectronic device that pertains to the practice of the present invention. Thus the present invention is not limited to the structures described herein.

Claims
  • 1. A method comprising: forming a dielectric layer having a top surface and a fillet structure extending from the dielectric layer top surface;embedding, at least partially, a die in the fillet structure of the dielectric layer, wherein the die includes a top surface, first and second sidewalls, and an active surface opposite the top surface, wherein the fillet structure of the dielectric layer has a sloped portion extending from the top surface of the dielectric layer to a position adjacent the top surface of the die, wherein embedding the die in the fillet structure includes providing the top surface of the die to be free from the dielectric layer and substantially coplanar with the top surface of the dielectric layer, and surrounding the first and second sidewalls and the active surface of the die with the fillet structure of the dielectric layer;forming a package-on-package land area adjacent the fillet structure at the top surface of the dielectric layer;forming a package-on-package land interconnect structure extending into the dielectric layer and electrically connected to the package-on-package land area, to receive another package structure in response to attachment of the other package structure to a package structure; andforming an interconnect structure extending into the dielectric layer and electrically connected to the active surface of the die.
  • 2. The method of claim 1, wherein the dielectric layer is a first dielectric layer, wherein the method further comprises forming at least one additional second dielectric layer on the first dielectric layer and forming a metallization layer extending through the at least one additional second dielectric layer to electrically contact at least one of the package-on-package interconnect structure and the interconnect structure.
  • 3. The method of claim 1, further comprising forming an adhesive film on the top surface of the die.
RELATED APPLICATIONS

The present application is Divisional of U.S. application Ser. No. 15/375,112 filed Dec. 11, 2016, entitled “RECESSED AND EMBEDDED DIE CORELESS PACKAGE”, which is a Continuation of U.S. application Ser. No. 14/831,250 filed Aug. 20, 2015, entitled “RECESSED AND EMBEDDED DIE CORELESS PACKAGE”, now U.S. Pat. No. 9,553,075 issued Jan. 24, 2017, which is a Continuation of U.S. application Ser. No. 14/254,474 filed Apr. 16, 2014, entitled “RECESSED AND EMBEDDED DIE CORELESS PACKAGE”, now U.S. Pat. No. 9,147,669 issued Sep. 29, 2015, which is a Divisional of U.S. application Ser. No. 12/655,321 filed Dec. 29, 2009, entitled “RECESSED AND EMBEDDED DIE CORELESS PACKAGE”, now U.S. Pat. No. 8,742,561 issued Jun. 3, 2014.

US Referenced Citations (105)
Number Name Date Kind
5353498 Fillion et al. Oct 1994 A
5497033 Fillion et al. Mar 1996 A
5527741 Cole et al. Jun 1996 A
5841193 Eichelberger Nov 1998 A
6060768 Hayashida et al. May 2000 A
6154366 Ma et al. Nov 2000 A
6159767 Eichelberger Dec 2000 A
6239482 Fillion et al. May 2001 B1
6242282 Fillion et al. Jun 2001 B1
6271469 Ma et al. Aug 2001 B1
6306680 Fillion et al. Oct 2001 B1
6396148 Eichelberger et al. May 2002 B1
6396153 Fillion et al. May 2002 B2
6423570 Ma et al. Jul 2002 B1
6426545 Eichelberger et al. Jul 2002 B1
6489185 Towle et al. Dec 2002 B1
6555906 Towle et al. Apr 2003 B2
6555908 Eichelberger et al. Apr 2003 B1
6580611 Vandentop et al. Jun 2003 B1
6586276 Towle et al. Jul 2003 B2
6586822 Vu et al. Jul 2003 B1
6586836 Ma et al. Jul 2003 B1
6617682 Ma et al. Sep 2003 B1
6703400 Johnson et al. Mar 2004 B2
6706553 Towle et al. Mar 2004 B2
6709898 Ma et al. Mar 2004 B1
6713859 Ma Mar 2004 B1
6734534 Vu et al. May 2004 B1
6794223 Ma et al. Sep 2004 B2
6818544 Eichelberger et al. Nov 2004 B2
6825063 Vu et al. Nov 2004 B2
6841413 Liu et al. Jan 2005 B2
6888240 Towle et al. May 2005 B2
6894399 Vu et al. May 2005 B2
6902950 Ma et al. Jun 2005 B2
6964889 Ma et al. Nov 2005 B2
7067356 Towle et al. Jun 2006 B2
7071024 Towle et al. Jul 2006 B2
7078788 Vu et al. Jul 2006 B2
7109055 McDonald et al. Sep 2006 B2
7112467 Eichelberger et al. Sep 2006 B2
7160755 Lo et al. Jan 2007 B2
7183658 Towle et al. Feb 2007 B2
7189596 Mu et al. Mar 2007 B1
7416918 Ma Aug 2008 B2
7420273 Liu et al. Sep 2008 B2
7425464 Fay et al. Sep 2008 B2
7442581 Lytle et al. Oct 2008 B2
7476563 Mangrum et al. Jan 2009 B2
7588951 Mangrum et al. Sep 2009 B2
7595226 Lytle et al. Sep 2009 B2
7605459 Mok et al. Oct 2009 B2
7619901 Eichelberger et al. Nov 2009 B2
7632715 Hess et al. Dec 2009 B2
7648858 Tang et al. Jan 2010 B2
7651889 Tang et al. Jan 2010 B2
7655502 Mangrum et al. Feb 2010 B2
7659143 Tang et al. Feb 2010 B2
7718900 Takaike May 2010 B2
7723164 Lu et al. May 2010 B2
8264849 Guzek Sep 2012 B2
8304913 Nalla et al. Nov 2012 B2
8313958 Swaminathan et al. Nov 2012 B2
8319318 Nalla et al. Nov 2012 B2
8372666 Crawford et al. Feb 2013 B2
8431438 Nalla et al. Apr 2013 B2
8508037 Manusharow et al. Aug 2013 B2
8535989 Sankman et al. Sep 2013 B2
8618652 Nalla et al. Dec 2013 B2
8742561 Guzek Jun 2014 B2
8786066 Guzek et al. Jul 2014 B2
8891246 Guzek et al. Nov 2014 B2
8901724 Guzek et al. Dec 2014 B2
20050161833 Takeuchi et al. Jul 2005 A1
20060124347 Takaike Jun 2006 A1
20070074900 Lee et al. Apr 2007 A1
20070132072 Chang Jun 2007 A1
20070155057 Wang Jul 2007 A1
20070222056 Bauer et al. Sep 2007 A1
20070289127 Hurwitz et al. Dec 2007 A1
20080054448 Lu et al. Mar 2008 A1
20080192776 Fleming et al. Aug 2008 A1
20080315377 Eichelberger et al. Dec 2008 A1
20080315391 Kohl et al. Dec 2008 A1
20090007282 Tomizuka et al. Jan 2009 A1
20090072382 Guzek Mar 2009 A1
20090079063 Chrysler et al. Mar 2009 A1
20090079064 Tang et al. Mar 2009 A1
20090095514 Kaneko Apr 2009 A1
20090212416 Skeete Aug 2009 A1
20090236750 Chia Sep 2009 A1
20090246909 Takeuchi et al. Oct 2009 A1
20090294942 Palmer et al. Dec 2009 A1
20100044855 Eichelberger et al. Feb 2010 A1
20100047970 Eichelberger et al. Feb 2010 A1
20100181667 Iwase et al. Jul 2010 A1
20100288549 Chiang et al. Nov 2010 A1
20110024899 Masumoto et al. Feb 2011 A1
20110101491 Skeete et al. May 2011 A1
20110108999 Nalla et al. May 2011 A1
20110156231 Guzek Jun 2011 A1
20110316140 Nalla et al. Dec 2011 A1
20120001339 Malatkar Jan 2012 A1
20120112336 Guzek et al. May 2012 A1
20120139095 Manusharow et al. Jun 2012 A1
Foreign Referenced Citations (8)
Number Date Country
101064287 Oct 2007 CN
101609864 Dec 2009 CN
8-306853 Nov 1996 JP
2005-209689 Aug 2005 JP
2006-032379 Feb 2006 JP
2006-196865 Jul 2006 JP
2009-105393 May 2009 JP
2009001564 Dec 2009 WO
Non-Patent Literature Citations (32)
Entry
Examination Report received for India Patent Application No. 3666/DELNP/2012, dated Mar. 29, 2017, 6 pages.
Notice of Allowance received for Taiwan Patent Application No. 099142997, dated Dec. 29, 2015, 3 pages JF Taiwan Notice of Allowance including 1 page of English Translation.
Notice of Allowance received for Korean Patent Application No. 10-2012-7016870, dated Feb. 26, 2014, 3 pages of Korean Notice of Allowance including 1 page of English Translation.
Office Action received for Korean Patent Application No. 10-2012-7016870, dated Aug. 22, 2013, 6 pages of English Translation of Office Action Only.
Office Action received for German Patent Application No. 112010005038.4, dated Apr. 4, 2013, 6 pages of German Office Action Only.
Office Action received for United Kingdom Patent Application No. 1208344.0, dated Dec. 20, 2013, 2 pages.
Office Action received for United Kingdom Patent Application No. 1208344.0, dated Sep. 9, 2013, 4 pages.
Notice of Allowance received for Chinese Patent Application No. 201080059434.9, dated Mar. 24, 2015, 4 pages of Chinese Notice of Allowance including 2 pages of English Translation.
Office Action received for Chinese Patent Application No. 201080059434.9, dated May 4, 2014, 33 pages of Chinese Office Action including 23 pages of English Translation.
Office Action received for Chinese Patent Application No. 201080059434.9, dated Nov. 17, 2014, 36 pages of Chinese Office Action including 23 pages of English Translation.
Office Action received for Japanese Patent Application No. 2012-544605, dated Aug. 6, 2013, 7 pages of Japanese Office Action including 4 pages of English Translation.
Notice of Allowance received for Japanese Patent Application No. 2012-544605, dated Nov. 19, 2013, 3 pages of Japanese Notice of Allowance.
Office Action received for Japanese Patent Application No. 2013-221115, dated May 7, 2014, 9 pages of Japanese Office Action including 5 pages of English Translation.
Office Action received for Japanese Patent Application No. 2013-221115, dated Sep. 2, 2014, 7 pages of Japanese Office Action including 4 pages of English Translation.
Office Action and Search Report received for Taiwan Patent Application No. 099142997, dated May 27, 2015, 9 pages of Taiwan Office Action including 1 page of English Translation of Search Report.
Ma, et al.,“Direct Build-Up Layer on an Encapsulated Die Package”, U.S. Appl. No. 09/640,961, filed Aug. 16, 2000, 70 pages.
International Preliminary Report on Patentability received for PCT Patent Application No. PCT/US2010/059197, dated Jul. 12, 2012, 8 pages.
International Search Report and Written Opinion Received for PCT Patent Application No. PCT/US2010/059197, dated Aug. 10, 2011, 11 pages.
Non-Final Office Action dated May 17, 2016 for U.S. Appl. No. 14/831,250, 8 pages.
Notice of Allowance dated Sep. 14, 2016 for U.S. Appl. No. 14/831,250, 9 pages.
Non-Final Office Action dated Jan. 7, 2015 for U.S. Appl. No. 14/254,474, 9 pages.
Notice of Allowance dated Jun. 1, 2015 for U.S. Appl. No. 14/254,474, 7 pages.
Notice of Allowance dated Jun. 19, 2015 for U.S. Appl. No. 14/254,474, 2 pages.
Non-Final Office Action dated Feb. 22, 2012 for U.S. Appl. No. 12/655,321, 10 pages.
Final Office Action dated Jul. 18, 2012 for U.S. Appl. No. 12/655,321, 9 pages.
Non-Final Office Action dated Sep. 20, 2013 for U.S. Appl. No. 12/655,321, 13 pages.
Notice of Allowance dated Jan. 27, 2014 for U.S. Appl. No. 12/655,321, 8 pages.
Non-Final Office Action dated Nov. 17, 2017 for U.S. Appl. No. 15/375,112, 33 pages.
Final Office Action dated May 25, 2018 for U.S. Appl. No. 15/375,112, 13 pages.
Notice of Allowance dated Aug. 10, 2018 for U.S. Appl. No. 15/375,112, 8 pages.
Non-Final Office Action dated Jul. 17, 2019 for U.S. Appl. No. 15/711,880, 40 pages.
Final Office Action dated Nov. 25, 2019 for U.S. Appl. No. 15/711,880, 17 pages.
Related Publications (1)
Number Date Country
20190081023 A1 Mar 2019 US
Divisions (2)
Number Date Country
Parent 15375112 Dec 2016 US
Child 16189513 US
Parent 12655321 Dec 2009 US
Child 14254474 US
Continuations (2)
Number Date Country
Parent 14831250 Aug 2015 US
Child 15375112 US
Parent 14254474 Apr 2014 US
Child 14831250 US