This application is based upon and claims the benefit of priority of the prior Japanese Patent Applications No. 2009-145429 filed on Jun. 18, 2009 and No. 2010-132157 filed on Jun. 9, 2010, the entire contents of which are incorporated herein by reference.
1. Field of the Invention
The present invention generally relates to semiconductor devices and fabrication methods thereof, and more particularly to a semiconductor device having a plurality of semiconductor chips that are stacked, and to a fabrication method thereof.
2. Description of the Related Art
A stacked semiconductor device having a plurality of semiconductor chips that are stacked is also referred to as a stacked package. The stacked semiconductor device realizes predetermined functions by a combination of existing semiconductor chips, without newly developing a semiconductor chip exclusively for realizing the predetermined functions. An example of the stacked semiconductor device is proposed in a Japanese Laid-Open Patent Publication No. 2009-27041, for example.
However, when providing the metal wires 105 on the semiconductor chip 101, it is necessary to carry out a process that includes preparing a metal film 107, and wire-bonding the metal wires 105 thereon, as illustrated in
In addition, when making the electrical connection using the conductive paste 106, it is necessary to carry out a process that includes coating and connecting using a transfer wire 108 applied with a conductive paste 106a as illustrated in
Because of the above described structure of the connecting part using the conductive paste, the electrical characteristics of the stacked chip structure may be difficult to improve. Further, in a case where the stacked semiconductor device is connected to a wiring board or a circuit board, it may be difficult to improve the mechanical characteristics of the stacked chip structure and absorb an internal stress that is generated between the wiring or circuit board and the connecting part caused by a difference between a coefficient of thermal expansion of the wiring or circuit board and a coefficient of thermal expansion of the connecting part. Therefore, it was conventionally difficult to improve the electrical characteristics and mechanical characteristics of the stacked chip structure and to simplify the fabrication process of the stacked semiconductor device.
Accordingly, it is a general object of the present invention to provide a novel and useful semiconductor device and fabrication method thereof, in which the problems described above are suppressed.
Another and more specific object of the present invention is to provide a semiconductor device and a fabrication method thereof, suited for improving the electrical characteristics and the mechanical characteristics of the stacked chip structure of the stacked semiconductor device, and capable of improving the productivity or production capability of the stacked chip structure in order to simplify the fabrication process of the stacked semiconductor device.
According to one aspect of the present invention, there is provided a semiconductor device comprising a board having a mounting surface and a plurality of connection terminals provided on the mounting surface; and a stacked chip structure provided on the board and including a plurality of semiconductor chips that are stacked via insulators, wherein the semiconductor chips in the stacked chip structure include semiconductor chips comprising an integrated circuit surface; a plurality of pads provided on the integrated circuit surface along at least one edge part of the integrated circuit surface; and a plurality of conductive connecting members having a wave shape with first ends electrically connected to the pads, and second ends extending outwardly from the at least one edge part and electrically connected to the connection terminals on the board, wherein the conductive connecting members of at least one of the semiconductor chips have a length different from that of the conductive connecting members of another semiconductor chip in the stacked chip structure, and the conductive connecting members are formed by bonding wires, and the second ends of the conductive connecting members extending from the semiconductor chips in the stacked chip structure are aligned on the connection terminals on the board.
According to one aspect of the present invention, there is provided a semiconductor device fabrication method comprising electrically connecting first ends of conductive connecting members on pads on a semiconductor chip; stacking a plurality of semiconductor chips via insulators to form a stacked chip structure; and mounting the stacked chip structure on a mounting surface of a board by electrically connecting second ends of the conductive connecting members to connection terminals on the mounting surface, wherein the conductive connecting members have a wave shape, the conductive connecting members of at least one of the semiconductor chips have a length different from that of the conductive connecting members of another semiconductor chip in the stacked chip structure, and the conductive connecting members are formed by bonding wires, and said mounting aligns the second ends of the conductive connecting members extending from the semiconductor chips in the stacked chip structure on the connection terminals on the board.
Other objects and further features of the present invention will be apparent from the following detailed description when read in conjunction with the accompanying drawings.
A description will be given of a semiconductor device and a semiconductor device fabrication method in embodiments of the present invention, by referring to
In the step S100, a semiconductor wafer having an outer diameter of any one of 6 inches, 8 inches and 12 inches, for example, is prepared. The semiconductor wafer is subjected to a thinning (or thickness reducing) process such as back grinding, and to a dicing process to dice the semiconductor wafer into a plurality of semiconductor chips. The semiconductor chips obtained by the dicing process is placed on a dicing tape.
The step S101 includes steps S101a and S101b. In the step S101a, the individual semiconductor chips prepared in the step S100 are picked up from the dicing tape and placed on a provisional bonding film. For example, the provisional bonding film may be made of a material such as polyester. In the step S101b, conductive connecting members are electrically connected (or bonded) to pads on the semiconductor chip. For example, bonding wires are used as the conductive connecting members.
The bonding wires 34a and 34b may be made of a material such as gold (Au), copper (Cu), alloys of such metals, and the like, for example. In addition, the bonding wires 34a and 34b may have a diameter in a range of 15 μm to 30 μm, for example.
The semiconductor chips 32a and 32b may have a thickness in a range of 40 μm to 50 μm, for example, but the thickness may be appropriately selected depending on the functions, the usage and the like of the semiconductor chips 32a and 32b.
The bonding wires 34a and 34b illustrated in
The step S101 may further include a step S101c to shape the bonding wire 34 (34a or 34b), that is the conductive connecting member 36 after being cut. By shaping the bonding wire 34 into an S-shape or a wave shape formed by consecutive S-shapes immediately after connecting the bonding wire 34 to the pad 33, it becomes possible to more smoothly connect the bonding wire 34 to the wiring board in the step S103 which will be described later. For example, the semiconductor device may be fabricated efficiently while including the step S101c, if operation elements for shaping the bonding wire 34, such as a reverse motion, is built into a control system when utilizing a loop control function of the wire bonding apparatus, for example.
Of course, the length of the bonding wire 34 in each of
By carrying out the step S101c to shape the bonding wire 34 as illustrated in any one of
The step S102 includes steps S102a and 102b. In the step S102a, the insulator resin 42 is coated on the integrated circuit surface 41 of the semiconductor chip 32 having the bonding wires 34, as illustrated in
The bonding wire 34 must maintain its shape in order to prevent the bonding wire 34 from contacting the surface or the edge part of the semiconductor chip 32 when the semiconductor chips 32 are stacked. However, the contact between the bonding wire 34 and the surface or the edge part of the semiconductor chip 32 does not introduce problems if a separate step (or process) is carried out to protect and insulate the surface or the edge part of the semiconductor chip 32 by forming thereon an insulator layer made of silicon dioxide (SiO2) or the like, for example.
In
The insulator resin 42 may be formed by a known method including screen printing, spin-coating, and resin film or sheet adhesion (or bonding). The insulator resin 42 may be made of an epoxy resin or the like, for example. It is also possible to use a thermoplastic resin for the insulator resin 42 and carry out a heating process, in order to provisionally cure the insulator resin 42 to prepare for the next step S102b. The provisional curing temperature may be 125° C. for the screen printing, 125° C. for the spin-coating, and 80° C. for the resin film or sheet adhesion (or bonding), for example.
The step S102a may be carried out before the step S101b described above. In this case, it is possible to more easily coat the insulator resin 42 on the semiconductor chip 32 because the bonding wires 34 do not interfere with each other.
The stacked chip structure 52 may be formed by a die mount apparatus (not illustrated) or a flip-chip mounting apparatus (not illustrated), which aligns and fixes the semiconductor chips 32. In
In the step S103, the ends of the wave-shaped bonding wires 34 extending outwardly from the stacked semiconductor chips 32 in
In this modification, the surface of the semiconductor chip 32 opposite to the integrated circuit surface 41 has a chamfered part (or a sloping part) 321 along at least the edge parts where the bonding wires 34 extend outwards. In other words, the chamfered part 321 is provided along at least the edge part of the surface opposite to the integrated circuit surface 41 where the pads 33 are provided. For example, the bonding wire 34 extending generally downwards from the uppermost semiconductor chip 32 in
It is not essential for the uppermost semiconductor chip 32 in
The bonding tool 70 in
Depending on the design of the semiconductor chip 32, one or a plurality of bonding wires 34 may be provided on corresponding pads 33 along one edge part on the integrated circuit surface 41. The bonding tool 70 may be used if each semiconductor chip 32 of the completed stacked chip structure 62 has one bonding wire 34 on the pad 33 along one edge part on the integrated circuit surface 41 thereof. On the other hand, if each semiconductor chip 32 of the completed stacked chip structure 62 has a plurality of bonding wires 34 on the corresponding pads 33 along one edge part on the integrated circuit surface 41 thereof, the bonding tool 70 may be modified to include a plurality of grooves 72 and a plurality of grooves 73, respectively corresponding to the number of bonding wires 34 provided along one edge part on the integrated circuit surface 41 of each semiconductor chip 32. In this case, a bonding tool having the grooves 72 arranged in a comb shape in the side view of
In the step S104, the resin encapsulation is carried out using methods using a transfer mold, potting and the like. In the example illustrated in
Of course, the encapsulating resin 83 may be provided at limited portions of the bonding wires 34 in order not to interfere with the free movement of the bonding wires 34 that occur when the bonding wires 34 absorb the internal stress described above.
According to this first embodiment, it is possible to minimize the lengths of the bonding wires connected to each semiconductor chip forming the stacked chip structure. In addition, the stacked chip structure and the wiring board may be electrically connected by the bonding wires, without having to use a conductive (or conductor) paste or the like. For this reason, compared to the conventional stacked semiconductor device, the electrical characteristics of the semiconductor device fabricated by this first embodiment, including the inductance of the stacked chip structure, are greatly improved.
In addition, the bonding wire has a curved shape, including a wave shape, so that an intermediate part of the bonding wire between the end that connects to the semiconductor chip and the end that connects to the connection terminal is non-linear. This curved shape of the bonding wire enables the internal stress generated between the semiconductor chip and the wiring board to be resiliently absorbed by the bonding wire. Accordingly, even in a case where the thermal expansion of the semiconductor chip and the thermal expansion of the wiring board caused by the heating or the like of the integrated circuit within the semiconductor chip are different, it is possible to prevent the generation of an internal stress that would otherwise be generated if the pads on the semiconductor chip were fixed to the wiring board, to thereby improve the mechanical characteristics of the semiconductor device fabricated by this first embodiment, including the mechanical strength of the semiconductor device.
In addition, it is possible to simplify the process of forming the stacked chip structure and improve the productivity of the semiconductor device by simultaneously connecting the bonding wires of each of the semiconductor chips on the wiring board.
This embodiment reinforces (or strengthens) a conductive connecting part 92 by a conductive paste 91. For example, an epoxy resin including a silver (Ag) filler and supplied by syringes 93 may be used for the conductive paste 91. The conductive connecting part 92 of a stacked chip structure 94 may be reinforced with ease by appropriately selecting the viscosity of the conductive paste 91 and supplying droplets thereof coating the conductive paste 91 according to the shape of the conductive connecting part 92.
By applying the conductive paste 91 to the conductive connecting part 92 where the bonding wires 34 of the semiconductor chips 32 are connected to the connection terminals 61 on the wiring board 51, it is possible to reinforce the conductive connecting part 92.
In addition, if the heat discharge from the stacked chip structure 94 is to be enhanced, it is possible to reinforce the conductive connecting part 92 without having to employ a resin encapsulation that would deteriorate the heat discharge effect. Consequently, it is possible to also improve the thermal performance of the stacked chip structure 94.
Of course, the surface of the semiconductor chip 32 opposite to the integrated circuit surface 41 may have a chamfered part (or a sloping part) 321 along at least the edge parts where the bonding wires 34 extend outwards, as described above for the modification of the first embodiment.
This embodiment stacks semiconductor chips 32a, 32b, 32c and 32d in a manner such that the integrated circuit surface 41 of each of the semiconductor chips 32a, 32b, 32c and 32d faces the same direction as the upper surface of the wiring board 51, that is, the integrated circuit surface 41 faces upwards, as illustrated in
The semiconductor chips 32a, 32b, 32c and 32d may be stacked by the steps S102a and S102b of the first embodiment described above in conjunction with
Because the integrated circuit surface 41 of each of the semiconductor chips 32a, 32b, 32c and 32d faces up and the semiconductor chips 32a, 32b, 32c and 32d are not turned upside down at the time of the stacking. For example, the insulator resin 96 may be formed by a die bonding paste, such as an epoxy die bonding paste that includes an alumina filler, for example.
No bonding wire is provided between the lower surface 41a of the lowermost semiconductor chip 32d in the stacked chip structure 95 and the upper surface of the wiring board 51 in a vicinity of the insulator resin 96, since the integrated circuit surface 41 of each of the semiconductor chips 32a, 32b, 32c and 32d faces up. Hence, the insulator resin 96 does not require the function of a spacer for the bonding wire, and the thickness of the insulator resin 96 may be relatively thin compared to that of the insulator resin 42. As a result, the stacked chip structure 95 as a whole may be made relatively thin compared to the stacked chip structures 81 and 94.
Because the pad 33 is relatively thin, the bonding wire 34 connected to the pad 33 may make contact with the edge part of each of the semiconductor chips 32a, 32b, 32c and 32d to which the bonding wire 34 belongs, when being bent towards the wiring board 51. Accordingly, it is preferable to shape the bonding wire 34 in the wave shape as described above in conjunction with
The contact between the bonding wire and the surface or the edge part of the semiconductor chip does not introduce problems if a separate step (or process) is carried out to protect and insulate the surface or the edge part of the semiconductor chip by forming thereon an insulator layer made of silicon dioxide (SiO2) or the like, for example. In this case, it is possible to prevent the reliability of the semiconductor device from deteriorating.
According to this embodiment, the gap between the lowermost semiconductor chip in the stacked chip structure and the wiring board can be reduced, to thereby enable the thickness of the stacked chip structure as a whole to be reduced. As a result, the stacked chip structure may be made compact, and it is possible to improve the reliability of the semiconductor device that has the reduced size.
In this modification, the integrated circuit surface 41 of each of the semiconductor chips 32a, 32b, 32c and 32d has a chamfered part (or a sloping part) 322 along at least the edge parts where the bonding wires 34 extend outwards, as illustrated in
Further, the chamfered part 322 may be replaced by a rounded part.
Bumps 113 are formed on pads 112 on an integrated circuit surface 111a of a lowermost semiconductor chip 111 in a stacked chip structure 120, and lower ends of the bumps 113 in
The bumps 113 may be formed by ball bonding using bonding wires or, by ball bump transfer that transfers each independently formed ball. The bumps 113 on the lowermost semiconductor chip 111 may be bonded on connection terminals 115 on the wiring board 51 by flip-chip bonding, by coating on the connection terminals a solder that includes tin (Sn), silver (Ag) or the like. In other words, the pads 112 on the integrated circuit surface 111a of the lowermost semiconductor chip 111 are electrically connected to the connecting terminals 115 by the bumps 113 that are conductive connecting members other the bonding wires 34.
Three (3) semiconductor chips 116 are stacked via insulator resins 117, and provided on a surface of the lowermost semiconductor chip 111 opposite to the integrated circuit surface 111a. The bonding wires 34 connected to the pads 33 of the semiconductor chips 111 and 116 are connected to the connection terminals 61 on the wiring board 51. The stacked chip structure 120 is encapsulated by the resin 83 depending on the environment in which the semiconductor device is used.
The processes other than the flip-chip bonding process may be carried out similarly to the corresponding processes of the first embodiment described above.
According to this embodiment, it is possible to form a stacked chip structure in which memories and logic circuits of a Known Good Die (KGD) are combined. Consequently, the application of the semiconductor chips to the stacked chip structure may be improved when designing semiconductor packages. The performance of the semiconductor device may be improved because the stacked chip structure may be made compact.
Of course, the surface of the semiconductor chip 116 opposite to the integrated circuit surface may have a chamfered part (or a sloping part) 321 along at least the edge parts where the bonding wires 34 extend outwards, as described above for the modification of the first embodiment.
In the first, second and fourth embodiments and the modification thereof described above, the integrated circuit surface of each of the semiconductor chips forming the stacked chip structure face the mounting surface of the wiring board. However, the semiconductor chips in the stacked chip structure may include semiconductor chips having the integrated circuit surfaces thereof facing the mounting surface of the wiring board, and at least one pair of semiconductor chips having the integrated circuit surfaces thereof facing each other.
Of course, the number of semiconductor chips 32 in the stacked chip structure 162 is not limited to that illustrated in
According to this embodiment, the number of bonding wires 34 may be reduced to simplify the structure and to simplify the process of electrically connecting (or bonding) the ends of the bonding wires 34 to the corresponding connection terminals 61 on the wiring board 51 by the thermo-compression bonding or the like using the wire bonding apparatus, for example.
In addition, when a resin encapsulation is carried out with respect to the stacked chip structure 162 illustrated in
Effects similar to the effects obtainable by this fifth embodiment may be obtained by applying the structure of this fifth embodiment to the structure of any of the second and fourth embodiments and the modification thereof described above.
In the third embodiment and the modification thereof described above, the integrated circuit surface of each of the semiconductor chips forming the stacked chip structure face a direction opposite to the mounting surface of the wiring board. However, the semiconductor chips in the stacked chip structure may include semiconductor chips having the integrated circuit surfaces thereof facing the direction opposite to the mounting surface of the wiring board, and at least one pair of semiconductor chips having the integrated circuit surfaces thereof facing each other.
Of course, the number of semiconductor chips 32 in the stacked chip structure 195 is not limited to that illustrated in
According to this embodiment, the number of bonding wires 34 may be reduced to simplify the structure and to simplify the process of electrically connecting (or bonding) the ends of the bonding wires 34 to the corresponding connection terminals 61 on the wiring board 51 by the thermo-compression bonding or the like using the wire bonding apparatus, for example.
In addition, when a resin encapsulation is carried out with respect to the stacked chip structure 195 illustrated in
Effects similar to the effects obtainable by this sixth embodiment may be obtained by applying the structure of this sixth embodiment to the structure of any of the third embodiment and the modification thereof described above.
In the fifth and sixth embodiments described above, the at least one pair of semiconductor chips having the integrated circuit surfaces thereof facing each other may be provided at an arbitrary position in the stacked chip structure.
Further, the present invention is not limited to these embodiments, but various variations and modifications may be made without departing from the scope of the present invention.
Number | Date | Country | Kind |
---|---|---|---|
2009-145429 | Jun 2009 | JP | national |
2010-132157 | Jun 2010 | JP | national |