This application is related to following commonly-assigned U.S. patent Applications: application Ser. No. 12/332,934, filed Dec. 11, 2008, and entitled “Backside Connection to TSVs Having Redistribution Lines,” and application Ser. No. 12/347,742, filed Dec. 31, 2008, and entitled “Bond Pad Connection to Redistribution Lines Having Tapered Profiles,” which applications are hereby incorporated herein by reference.
This invention relates generally to integrated circuit structures, and more particularly to through-silicon vias, and even more particularly to the formation of bond pads connected to the through-silicon vias.
Since the invention of integrated circuits, the semiconductor industry has experienced continuous rapid growth due to constant improvements in the integration density of various electronic components (i.e., transistors, diodes, resistors, capacitors, etc.). For the most part, this improvement in integration density has come from repeated reductions in minimum feature size, allowing more components to be integrated into a given chip area.
These integration improvements are essentially two-dimensional (2D) in nature, in that the volume occupied by the integrated components is essentially on the surface of the semiconductor wafer. Although dramatic improvements in lithography have resulted in considerable improvements in 2D integrated circuit formation, there are physical limitations to the density that can be achieved in two dimensions. One of these limitations is the minimum size needed to make these components. Also, when more devices are put into one chip, more complex designs are required.
An additional limitation comes from the significant increase in the number and lengths of interconnections between devices as the number of devices increases. When the number and the lengths of interconnections increase, both circuit RC delay and power consumption increase.
Among the efforts for resolving the above-discussed limitations, three-dimensional integrated circuit (3DIC) and stacked dies are commonly used. Through-silicon vias (TSVs) are thus used in 3DIC and stacked dies. In this case, TSVs are often used to connect the integrated circuits on a die to the backside of the die. In addition, TSVs are also used to provide short grounding paths for grounding the integrated circuits through the backside of the die, which may be covered by a grounded metallic film.
The conventional backside TSV connection suffers from drawbacks. Since the TSV bonding requires relatively large pitch between TSVs, the locations of the TSVs are restricted and the distance between the TSVs needs to be big enough to allow room for, for example, solder balls. New backside structures are thus needed.
In accordance with one aspect of the present invention, an integrated circuit structure includes a semiconductor substrate having a front side and a backside, and a conductive via penetrating the semiconductor substrate. The conductive via includes a back end extending to the backside of the semiconductor substrate. A redistribution line (RDL) is on the backside of the semiconductor substrate and electrically connected to the back end of the conductive via. A passivation layer is over the RDL, with an opening in the passivation layer, wherein a portion of the RDL is exposed through the opening. A copper pillar has a portion in the opening and is electrically connected to the RDL.
Other embodiments are also disclosed.
The advantageous features of the present invention include improved bondability and increased standoff between stacked dies.
For a more complete understanding of the present invention, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
The making and using of the embodiments of the present invention are discussed in detail below. It should be appreciated, however, that the embodiments provide many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the invention, and do not limit the scope of the invention.
A novel backside connection structure connecting to through-silicon vias (TSVs) and the method of forming the same are provided. The intermediate stages in the manufacturing of an embodiment of the present invention are illustrated. The variations of the embodiments are discussed. Throughout the various views and illustrative embodiments of the present invention, like reference numbers are used to designate like elements.
Referring to
TSV 20 is formed in substrate 10, and extends from the back surface (the surface facing down in
Referring to
Referring to
In
Referring to
Next, as shown in
Next, as shown in
It is observed that in the etching of passivation layer 56 (
With the electro plating, copper pillar 64 may be reliably formed, and will have good quality. Also, the deposition rate of electro plating is high. Accordingly, copper pillar 64 may be deposited to a thickness significantly greater than the metal features deposited using electroless plating. In an exemplary embodiment, the height H of copper pillar 64 is greater than about 15 μm, or even greater than about 60 μm. Next, barrier layer 66 is formed, for example, by electroless plating, wherein barrier layer 66 may be formed of nickel. Alternatively, barrier layer 66 may comprise vanadium (V), chromium (Cr), and combinations thereof. Solder 68 may also be formed on top of barrier layer 66, and may also be formed using electro plating. In an embodiment, solder 68 includes a eutectic solder material formed of tin-lead (Sn—Pb) alloy. In alternative embodiments, solder 68 is formed of a lead-free solder material such as Sn—Ag or Sn—Ag—Cu alloy. It is noted that barrier layer 66 and solder 68 have sidewalls substantially aligned to the sidewalls of copper pillar 64. Further, barrier layer 66 and solder 68 are limited to the region directly over copper pillar 64.
Referring to
The embodiments of the present invention have several advantageous features. By forming copper pillar 64 using electro-plating instead of using electroless plating, the deposition rate is much higher, and hence the height of copper pillar 64 may reach tens of microns in a reasonably short time. The standoff between chips 2 and 80 (refer to
Although the present invention and its advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the invention as defined by the appended claims. Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, and composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure of the present invention, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the present invention. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps. In addition, each claim constitutes a separate embodiment, and the combination of various claims and embodiments are within the scope of the invention.
This application claims the benefit of the following provisionally filed U.S. patent application: Application Ser. No. 61/174,339, filed Apr. 30, 2009, and entitled “Wafer Backside Structures Having Copper Pillars,” which application is hereby incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
3461357 | Mutter et al. | Aug 1969 | A |
4005472 | Harris et al. | Jan 1977 | A |
5136364 | Byrne | Aug 1992 | A |
5391917 | Gilmour et al. | Feb 1995 | A |
5510298 | Redwine | Apr 1996 | A |
5767001 | Bertagnolli et al. | Jun 1998 | A |
5897362 | Wallace | Apr 1999 | A |
5998292 | Black et al. | Dec 1999 | A |
6184060 | Siniaguine | Feb 2001 | B1 |
6322903 | Siniaguine et al. | Nov 2001 | B1 |
6376332 | Yanagita et al. | Apr 2002 | B1 |
6448168 | Rao et al. | Sep 2002 | B1 |
6465892 | Suga | Oct 2002 | B1 |
6472293 | Suga | Oct 2002 | B1 |
6538333 | Kong | Mar 2003 | B2 |
6566239 | Makino et al. | May 2003 | B2 |
6599778 | Pogge et al. | Jul 2003 | B2 |
6630736 | Ignaut | Oct 2003 | B1 |
6639303 | Siniaguine | Oct 2003 | B2 |
6664129 | Siniaguine | Dec 2003 | B2 |
6693361 | Siniaguine et al. | Feb 2004 | B1 |
6740582 | Siniaguine | May 2004 | B2 |
6765299 | Takahashi et al. | Jul 2004 | B2 |
6800930 | Jackson et al. | Oct 2004 | B2 |
6841883 | Farnworth et al. | Jan 2005 | B1 |
6882030 | Siniaguine | Apr 2005 | B2 |
6897125 | Morrow et al. | May 2005 | B2 |
6924551 | Rumer et al. | Aug 2005 | B2 |
6936923 | Lin et al. | Aug 2005 | B2 |
6958546 | Fan et al. | Oct 2005 | B2 |
6962867 | Jackson et al. | Nov 2005 | B2 |
6962872 | Chudzik et al. | Nov 2005 | B2 |
7030481 | Chudzik et al. | Apr 2006 | B2 |
7049170 | Savastiouk et al. | May 2006 | B2 |
7060601 | Savastiouk et al. | Jun 2006 | B2 |
7071546 | Fey et al. | Jul 2006 | B2 |
7095116 | Kelkar et al. | Aug 2006 | B1 |
7111149 | Eilert | Sep 2006 | B2 |
7122912 | Matsui | Oct 2006 | B2 |
7157787 | Kim et al. | Jan 2007 | B2 |
7193308 | Matsui | Mar 2007 | B2 |
7262495 | Chen et al. | Aug 2007 | B2 |
7271483 | Lin et al. | Sep 2007 | B2 |
7291542 | Iwamatsu et al. | Nov 2007 | B2 |
7297574 | Thomas et al. | Nov 2007 | B2 |
7335972 | Chanchani | Feb 2008 | B2 |
7355273 | Jackson et al. | Apr 2008 | B2 |
7355279 | Ke et al. | Apr 2008 | B2 |
7371663 | Chen et al. | May 2008 | B2 |
7378732 | Yamano et al. | May 2008 | B2 |
7417326 | Ikumo et al. | Aug 2008 | B2 |
7465653 | Huang et al. | Dec 2008 | B2 |
7524753 | Sunohara et al. | Apr 2009 | B2 |
7569935 | Fan | Aug 2009 | B1 |
7713861 | Yu | May 2010 | B2 |
7786584 | Barth et al. | Aug 2010 | B2 |
7804177 | Lu et al. | Sep 2010 | B2 |
7838337 | Marimuthu et al. | Nov 2010 | B2 |
7863739 | Lee et al. | Jan 2011 | B2 |
7863740 | Ke et al. | Jan 2011 | B2 |
7902679 | Lin et al. | Mar 2011 | B2 |
7928534 | Hsu et al. | Apr 2011 | B2 |
7936075 | Eda | May 2011 | B2 |
7956442 | Hsu et al. | Jun 2011 | B2 |
7977771 | Higuchi | Jul 2011 | B2 |
8022543 | Farooq et al. | Sep 2011 | B2 |
8097964 | West et al. | Jan 2012 | B2 |
8158489 | Huang et al. | Apr 2012 | B2 |
8264077 | Chiou et al. | Sep 2012 | B2 |
8288872 | Chen et al. | Oct 2012 | B2 |
8420522 | Ikumo et al. | Apr 2013 | B2 |
20020121692 | Lee et al. | Sep 2002 | A1 |
20040151917 | Chen et al. | Aug 2004 | A1 |
20050176235 | Noma et al. | Aug 2005 | A1 |
20050212133 | Barnak et al. | Sep 2005 | A1 |
20050236693 | Kroninger et al. | Oct 2005 | A1 |
20060014320 | Yamano et al. | Jan 2006 | A1 |
20060046431 | Blietz et al. | Mar 2006 | A1 |
20060099791 | Mitani et al. | May 2006 | A1 |
20070102815 | Kaufmann et al. | May 2007 | A1 |
20070210259 | Kerwin et al. | Sep 2007 | A1 |
20080023850 | Lu et al. | Jan 2008 | A1 |
20080035854 | Jin et al. | Feb 2008 | A1 |
20080054459 | Lee et al. | Mar 2008 | A1 |
20080057678 | Gadkaree et al. | Mar 2008 | A1 |
20080079121 | Han | Apr 2008 | A1 |
20080083985 | Lee et al. | Apr 2008 | A1 |
20080131679 | Nakai et al. | Jun 2008 | A1 |
20080258299 | Kang et al. | Oct 2008 | A1 |
20090098724 | Yu | Apr 2009 | A1 |
20090102021 | Chen et al. | Apr 2009 | A1 |
20090140381 | Lin et al. | Jun 2009 | A1 |
20090267213 | Lin et al. | Oct 2009 | A1 |
20100009318 | Kim | Jan 2010 | A1 |
20100013102 | Tay et al. | Jan 2010 | A1 |
20100022034 | Antol et al. | Jan 2010 | A1 |
20100090318 | Hsu et al. | Apr 2010 | A1 |
20100090319 | Hsu et al. | Apr 2010 | A1 |
20100224966 | Chen | Sep 2010 | A1 |
20100244241 | Marimuthu et al. | Sep 2010 | A1 |
20100252934 | Law et al. | Oct 2010 | A1 |
20100320575 | Chauhan | Dec 2010 | A9 |
20100330798 | Huang et al. | Dec 2010 | A1 |
20110049706 | Huang et al. | Mar 2011 | A1 |
20110165776 | Hsu et al. | Jul 2011 | A1 |
20110186990 | Mawatari et al. | Aug 2011 | A1 |
20110193235 | Hu et al. | Aug 2011 | A1 |
20110233785 | Koester et al. | Sep 2011 | A1 |
20110248404 | Chiu et al. | Oct 2011 | A1 |
20110291259 | Huang et al. | Dec 2011 | A9 |
Number | Date | Country |
---|---|---|
2000-188357 | Jul 2000 | JP |
2001-257310 | Sep 2001 | JP |
2002-190550 | Jul 2002 | JP |
2004-319707 | Nov 2004 | JP |
2006-351968 | Dec 2006 | JP |
2007-067211 | Mar 2007 | JP |
2008-258445 | Oct 2008 | JP |
Entry |
---|
Shen, L-C, et al., “A Clamped Through Silicon via (TSV) Interconnection for Stacked Chip Bonding Using Metal Cap on Pad and Metal Column Forming in via,” 2008, IEEE, pp. 544-549. |
Number | Date | Country | |
---|---|---|---|
20100276787 A1 | Nov 2010 | US |
Number | Date | Country | |
---|---|---|---|
61174339 | Apr 2009 | US |