The present invention relates to an electrical package, and more specifically, to an electrical package that includes a bimetal lid for reducing delamination of a thermal interface material (hereinafter, “TIM”) occurring from thermal stress.
In
Since the coefficient of thermal expansion (CTE) of each component in package 10 is different, thermo-mechanical stress occurs within package 10, and also warpage of organic substrate 1 occurs during the thermal cycle/stress. As a result, delamination of TIM 5 tends to occur, especially in corner part 8. When the TIM delamination occurs, the temperature of semiconductor chip 2 increases because of insufficient cooling performance, and semiconductor chip 2 may not operate properly.
Therefore it is necessary to reduce the TIM delamination occurred under the thermal cycle/stress in order to maintain the semiconductor chip performance/reliability.
The present invention provides an electrical package which includes: an organic substrate; a semiconductor chip electrically connected to electrical pads on a surface of the organic substrate via a plurality of solder balls; and a lid for encapsulating the semiconductor chip on the organic substrate. In the electrical package, an inner surface of a central part of the lid is connected to a surface of the semiconductor chip via a first TIM, an inner surface of an outer part of the lid is hermetically connected to the surface of the organic substrate, and the lid has a bimetal structure including at least two different metals.
The present invention also provides a circuit module. The circuit modules includes: at least one electrical package mounted on a circuit board using ball grid array (BGA).
Through the more detailed description of some embodiments of the present invention in the accompanying drawings, the above and other objects, features and advantages of the present invention will become more apparent, wherein the same reference generally refers to the same components in the embodiments of the present invention.
Referring to
Inner surface 401 of the central part of lid 40 is connected to the surface of semiconductor chip 20 via TIM 50. TIM 50 can include: silicone grease, heat conduction sheet, or perpendicular orientation carbon nanotube (CNT). Inner surface 401 of the outer part of lid 40 is hermetically connected to the surface of organic substrate 10 using sealing materials 60. Sealing materials 60 can include thermosetting resin. Further, underfill 70 is formed between semiconductor chip 20 and the surface of organic substrate 10. Underfill 70 can include epoxy resin with fillers.
The semiconductor chip 20 may include a silicon chip or other semiconductor chip such as IC, LSI, VLSI, or MPU. The material of the semiconductor chip is not limited to specific types. Lid 40 of electronic package 100 has bimetal structure 401,402 (shown in
Metal layers 401, 402 of lid 40 may be made of a combination of Copper (Cu) 401 and Cu alloy 402. Cu alloy 402 may include Chromium Copper (CuCr) or Zirconium Copper (ZrCu) because CuCr and ZrCu have high thermal conductivity as shown in Table 1 of
The embodiment of the present invention has been described with reference to the accompanying drawings. However, the present invention is not limited to the embodiment. The present invention can be carried out in forms to which various improvements, corrections, and modifications are added based on the knowledge of those skilled in the art without departing from the purpose of the present invention.
This application is a Divisional of U.S. patent application Ser. No. 14/950,788, filed on Dec. 24, 2015, the entire contents of which is incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
8952523 | Ahmad et al. | Feb 2015 | B2 |
9041192 | Saeidi et al. | May 2015 | B2 |
9054023 | Kang | Jun 2015 | B1 |
9337124 | Herrault | May 2016 | B1 |
20130341784 | Lin | Dec 2013 | A1 |
20150021754 | Lin et al. | Jan 2015 | A1 |
20150194389 | Yew et al. | Jul 2015 | A1 |
Entry |
---|
Kanuparthi, S. et al., Impact of Heatsink Attach Loading on FCBGA Package Thermal Performance, 2012 13th IEEE Intersociety Conference on Thermal and Thermomechanical Phenomena in Electronic Systems (ITherm), May 30, 2012, pp. 216-223, IEEE, San Diego, CA, USA <http://amkor.com/index.cfm?objectid=80352186-CFB2-C452-3E488F38188CC617/>. |
Galloway, J. et al., Thermal Performance of FCMBGA: Exposed Molded Die Compared to Lidded Package, 2011 27th Annual IEEE Semiconductor Thermal Measurement and Management Symposium (Semi-Therm), Mar. 20, 2011, pp. 181-186, IEEE San Jose, CA, USA <http://ieeexplore.ieee.org/xpl/articleDetails.jsp?arnumber=5767197/>. |
Number | Date | Country | |
---|---|---|---|
20170148704 A1 | May 2017 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14950788 | Nov 2015 | US |
Child | 15419031 | US |