Claims
- 1. An integrated circuit device comprising:
- a metal substrate having a planar major surface;
- an insulating layer located entirely on said planar major surface of said metal substrate and having an opening wherein a portion of said planar major surface is exposed through the entire width and length of said opening;
- a metal layer covering at least the entire length of said planar major surface exposed through the opening of said insulating layer;
- a conductor pattern including a first metal portion covering a portion of, and in communication with, said insulating layer, and a second metal portion selectively located and spaced within said insulating layer;
- at least one electronic component mounted on said metal layer; and
- a conductor electrically connecting said at least one electronic component to said conductor pattern, wherein
- no additional metal film is formed between said first metal portion of said conductor pattern and said insulating layer.
- 2. An integrated circuit device comprising:
- a metal substrate having a planar major surface;
- an insulating layer located entirely on said planar major surface of said metal substrate and having an opening wherein a portion of said planar major surface is exposed through the entire width and length of said opening;
- a metal layer covering at least the entire length of said planar major surface exposed through the opening of said insulating layer;
- at least one electronic component mounted on said metal layer in said opening; and
- a conductor pattern having an opening provided therein and including a first metal portion covering a portion of, and in contact with, said insulating layer in accordance with a predetermined pattern, and a second metal portion located and spaced throughout said insulating layer, wherein
- said at least one electronic component is electrically connected to said first metal portion of said conductor pattern, and
- no additional metal film is formed between said first metal portion of said conductor pattern and said insulating layer.
- 3. The integrated circuit device according to claim 1, wherein
- said metal layer includes first and second spaced apart portions;
- said first metal portion of said conductor pattern includes
- a bond pad having top, bottom and side surfaces, the entire bottom surface being formed in contact with said insulating layer and said second portion of said metal layer being formed in contact with at least one side surface and the top surface of said bond pad, and with said insulating layer; and
- said conductor is connected to said second portion of said metal layer.
- 4. The integrated circuit device according to claim 2, wherein
- said metal layer includes first and second spaced apart portions;
- said first metal portion of said conductor pattern includes
- a bond pad having top, bottom and side surfaces, the entire bottom surface being formed in contact with said insulating layer and said second portion of said metal layer being formed in contact with at least one side surface and the top surface of said bond pad, and with said insulating layer; and
- said at least one electronic component is electrically connected to said second portion of said metal layer.
Priority Claims (3)
Number |
Date |
Country |
Kind |
62-74892 |
May 1987 |
JPX |
|
62-74893 |
May 1987 |
JPX |
|
62-74894 |
May 1987 |
JPX |
|
Parent Case Info
This application is a continuation of allowed application Ser. No. 07/540,389 filed Jun. 19, 1990 now U.S. Pat. No. 5,081,562, which is a continuation of abandoned application Ser. No. 07/195,635, filed May 17, 1988.
US Referenced Citations (11)
Non-Patent Literature Citations (2)
Entry |
"Electronic Materials", Japan Digest, Oct. 1986, pp. 72-77. |
ELECTRONIC MATERIALS: "Double-Sided Printed Circuit Board With Plated Through-Holes", by Takeshi Kano and Muhahiko Fukushima, Oct. 1986, pp. 72-77. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
540389 |
Jun 1990 |
|
Parent |
195635 |
May 1988 |
|