Semiconductor devices are used in a variety of electronic applications, such as, for example, personal computers, cell phones, digital cameras, and other electronic equipment. Semiconductor devices are typically fabricated by sequentially depositing insulating or dielectric layers, conductive layers, and semiconductor layers of material over a semiconductor substrate, and patterning the various material layers using lithography to form circuit components and elements thereon.
The semiconductor industry continues to improve the integration density of various electronic components (e.g., transistors, diodes, resistors, capacitors, etc.) by continual reductions in minimum feature size, which allow more components to be integrated into a given area. However, reducing minimum feature sizes leads to additional problems that should be addressed.
Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is noted that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
The following disclosure provides many different embodiments, or examples, for implementing different features of the invention. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
Further, spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
Packages including device dies integrated with component devices and the method of forming the same are provided in accordance with various exemplary embodiments. The intermediate stages of forming some packages are illustrated in accordance with some embodiments. Some variations of some embodiments are discussed. Throughout the various views and illustrative embodiments, like reference numbers are used to designate like elements.
The electrical circuit 103 formed on the substrate 101 may be any type of circuitry suitable for a particular application. In an embodiment, the electrical circuit 103 includes electrical devices formed on the substrate 101 with one or more dielectric layers overlying the electrical devices. Metal layers may be formed between dielectric layers to route electrical signals between the electrical devices. Electrical devices may also be formed in one or more dielectric layers.
For example, the electrical circuit 103 may include various N-type metal-oxide semiconductor (NMOS) and/or P-type metal-oxide semiconductor (PMOS) devices, such as transistors, capacitors, resistors, diodes, photo-diodes, fuses, and the like, interconnected to perform one or more functions. The functions may include memory structures, processing structures, sensors, amplifiers, power distribution, input/output circuitry, or the like. One of ordinary skill in the art will appreciate that the above examples are provided for illustrative purposes only to further explain applications of the present invention and are not meant to limit the present invention in any manner. Other circuitry may be used as appropriate for a given application.
A plurality of contacts (not separately illustrated) is formed through the ILD layer 105 to provide an electrical contact to the electrical circuit 103. The contacts may be formed, for example, by using photolithography techniques to deposit and pattern a photoresist material on the ILD layer 105 to expose portions of the ILD layer 105 that are to become the contacts. An etch process, such as an anisotropic dry etch process, may be used to create openings in the ILD layer 105. The openings may be lined with a diffusion barrier layer and/or an adhesion layer (not shown), and filled with a conductive material. The diffusion barrier layer comprises one or more layers of TaN, Ta, TiN, Ti, Co, W, or the like, and the conductive material comprises copper, tungsten, aluminum, silver, and combinations thereof, or the like, thereby forming the contacts.
One or more additional inter-metal dielectric (IMD) layers 107 and interconnect lines 109 form metallization layers over the ILD layer 105. Generally, the one or more additional IMD layers 107 and the associated metallization layers are used to interconnect the electrical circuits to each other and to provide an external electrical connection. The additional IMD layers 107 may be formed of a low-K dielectric material, such as fluorosilicate glass (FSG) formed by PECVD techniques or high-density plasma chemical vapor deposition (HDPCVD) or the like, and may include intermediate etch stop layers. External contacts (not shown) may be formed in an uppermost layer.
It should also be noted that one or more etch stop layers (not separately illustrated) may be positioned between adjacent ones of the ILD layers and the IMD layers, e.g., the ILD layer 105 and the additional IMD layers 107. Generally, the etch stop layers provide a mechanism to stop an etching process when forming vias and/or contacts. The etch stop layers are formed of a dielectric material having a different etch selectivity from adjacent layers, e.g., the underlying substrate 101 and the overlying ILD layer 105 and additional IMD layers 107. In an embodiment, etch stop layers may be formed of SiN, SiCN, SiCO, CN, combinations thereof, or the like, deposited by CVD or PECVD techniques.
A first passivation layer 111 may be formed over the additional IMD layers 107 and the interconnect lines 109. The first passivation layer 111 may be a single layer or a composite layer, and may be formed of a non-porous material. In some embodiments, the first passivation layer 111 may be un-doped silicate glass (USG). In accordance with other embodiments, the first passivation layer 111 is formed of one or more layers of silicon oxide (SiOx), silicon nitride (SiN), silicon oxynitride, or the like. In still further embodiments, the first passivation layer 111 is formed of a polymer layer which may be polybenzoxazole (PBO), although any suitable material, such as polyimide or a polyimide derivative, may alternatively be utilized. The first passivation layer 111 may be formed by CVD, PECVD, HDPCVD, sub-atmospheric chemical vapor deposition (SACVD), a spin-coating process, or the like.
Metal pads 113 (including a first metal pad 113A, a second metal pad 113B, and a third metal pad 113C, which are collectively referred to as metal pads 113) are formed in the first passivation layer 111, and may be electrically coupled to the electrical circuit 103, in accordance with some exemplary embodiments. The metal pads 113 may be copper pads, aluminum pads, aluminum-copper pads, other metallic pads, or the like.
In some embodiments, a first hard mask layer is deposited over the first passivation layer 111 and the metal pads 113. The first hard mask layer is patterned to form a first hard mask 115 having openings 117 formed therein. The openings 117 are disposed over and expose the first metal pad 113A and the third metal pad 113C. As illustrated in
Referring to
In an embodiment in which the external connection material 201 comprises copper, a seed layer (not separately illustrated) is formed over the first hard mask 115, the first metal pad 113A, and the third metal pad 113C. In some embodiments, the seed layer is a metal layer, which may be a single layer or a composite layer comprising a plurality of sub-layers formed of different materials. In some embodiments, the seed layer comprises a titanium layer and a copper layer over the titanium layer. The seed layer may be formed using, for example, physical vapor deposition (PVD) or the like. A photoresist (not separately illustrated) is then formed and patterned on the seed layer. The photoresist may be formed by spin-coating or the like and may be exposed to light for patterning. The pattern of the photoresist corresponds to the external connection material 201. The patterning forms openings through the photoresist to expose the seed layer. A conductive material is formed in the openings of the photoresist and on the exposed portions of the seed layer. The conductive material may be formed by plating, such as electroplating or electroless plating, or the like. The conductive material may comprise copper. Then, the photoresist and portions of the seed layer on which the conductive material is not formed are removed. The photoresist may be removed by an acceptable ashing or stripping process, such as using an oxygen plasma or the like. Once the photoresist is removed, exposed portions of the seed layer are removed, such as by using an acceptable etching process, such as by wet or dry etching. The remaining portions of the seed layer and conductive material form the external connection material 201.
In embodiments in which the external connection material 201 comprises a reflowable material, the reflowable material may be deposited in the openings 117 and reflowed to form the external connection material 201. In some embodiments, the external connection material 201 may be provided on a second wafer 300 (discussed in detail below) in addition to or instead of on the first wafer 100.
Referring to
As illustrated in
In some embodiments, the carrier substrate 301 may be formed of silicon (Si), germanium (Ge), silicon germanium (SiGe), and/or a III-V compound semiconductor such as gallium arsenide (GaAs), gallium arsenide phosphide (GaAsP), aluminum indium arsenide (AlInAs), aluminum gallium arsenide (AlGaAs), gallium indium arsenide (GaInAs), gallium indium phosphide (GaInP), gallium indium arsenide phosphide (GaInAsP), or the like. The carrier substrate 301 may be a glass carrier substrate, a ceramic carrier substrate, or the like. The carrier substrate 301 may be a wafer, such that multiple packages can be formed on the carrier substrate 301 simultaneously. The carrier substrate 301 may have a thickness T3 of between about 50 μm and about 800 μm, such as about 200 μm.
The adhesive layer 303 may be an etch stop layer. For example, the carrier substrate 301 may be removed from the device layers 305 by performing an etch process. The etch process may be a wet etch process and may remove the carrier substrate 301 from the adhesive layer 303. The adhesive layer 303 may then be removed from the device layers 305 by an additional etch process, such as a wet etch process.
In some embodiments, the adhesive layer 303 may be formed of a polymer-based material. In certain embodiments, the adhesive layer 303 is an epoxy-based thermal-release material, which loses its adhesive property when heated, such as a light-to-heat-conversion (LTHC) release coating. In other embodiments, the adhesive layer 303 may be an ultra-violet (UV) glue, which loses its adhesive property when exposed to UV light. In embodiments in which the adhesive layer 303 is formed of a LTHC release coating or a UV glue, the carrier substrate 301 may be removed from the device layers 305 by exposing the adhesive layer 303 to heat or UV light, respectively. The adhesive layer 303 may be dispensed as a liquid and cured, may be a laminate film laminated onto the carrier substrate 301, or may be the like. The top surface of the adhesive layer 303 may be leveled and may have a high degree of co-planarity.
The device layers 305 may include various metal layers, dielectric layers, and III-V epitaxial layers (i.e., semiconductive layers), which make up the various devices included in the second wafer 300. The device layers 305 may have a combined thickness T2 of between about 1 μm and about 30 μm, such as about 10 μm.
In embodiments in which the second wafer 300 includes LEDs, the device layers 305 may include a p-type doped semiconductor layer 307, an n-type doped semiconductor layer 309, and a multiple quantum well (MQW) 311. The n-type doped semiconductor layer 309 may be disposed adjacent to and in contact with the bottom terminals 313, as illustrated in
In some embodiments, The MQW 311 includes a stack of two alternating semiconductor material films 315 and 317. In one embodiment, the two semiconductor material films 315 and 317 include a layer of indium gallium nitride (InGaN) and a layer of gallium nitride (GaN), respectively. Various semiconductor layers can be grown by proper epitaxy growth technique. In one example, the epitaxial semiconductor layers are deposited by metal organic chemical vapor deposition (MOCVD) or the like.
In embodiments in which the external connection material 201 comprises a reflowable material, the second wafer 300 may be bonded to the first wafer 100 by reflowing the external connection material 201 to form external connectors 319 which bond the first metal pad 113A and the third metal pad 113C to the bottom terminals 313. In embodiments in which the external connection material 201 comprises copper, the second wafer 300 may be bonded to the first wafer 100 by forming metal-to-metal direct bonds between the external connection material 201 and the bottom terminals 313. As such, the bottom terminals 313 may be physically bonded and electrically connected to the first metal pad 113A and the third metal pad 113C through the bottom terminals 313. In some embodiments, the external connection material 201 may be omitted and the first metal pad 113A and the third metal pad 113C may be bonded to the bottom terminals 313 through direct metal-to-metal bonding (such as copper-to-copper bonding or gold-to-gold bonding), hybrid bonding, or the like. The first hard mask 115 may also be omitted. The bottom terminals 313 may have widths W2 of between about 3 μm and about 45 μm, such as about 8 μm.
Referring to
Referring to
Referring to
In embodiments in which the first component device 600A and the second component device 600B are formed, the second wafer 300 may include two or more component devices. Each of the first component device 600A and the second component device 600B may be a single-component device or a multiple-component device. In some embodiments, the first component device 600A and the second component device 600B include one or more diodes (e.g., a light-emitting diode (LED), a laser diode, a photodiode or the like), as illustrated in
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
In some embodiments, the top terminals 1301 include a first portion 1301A and a second portion 1301B. The first portion 1301A may be formed in the third opening 1201 and may be disposed below a top surface of the gap fill material 801. The second portion 1301B may extend from the first portion 1301A over the gap fill material to the via 1101. The first portion 1301A may be connected to the n-type doped semiconductor layers 603 of the component devices 600. The first portion 1301A may include a recess 1303.
The second portion 1301B may be physically and electrically connected to the first portion 1301A and the via 1101 and may serve to electrically connect the first portion 1301A to the via 1101. The first portion 1301A and the second portion 1301B may be formed simultaneously, or the first portion 1301A and the second portion 1301B may be formed in a two-step process in which the first portion 1301A is formed, then the second portion 1301B is formed. Although not shown in
Referring to
According to various embodiments, the bottom terminals 313 of the first component device 600A and the second component device 600B may be connected to the first wafer 100 directly by metal-to-metal bonding or hybrid bonding or through the external connectors 319, by solder bonding, metal-to-metal bonding, or by hybrid bonding. The top terminals 1301 of the first component device 600A and the second component device 600B may be connected to the first wafer 100 through the via 1101. This may allow for component devices having small widths to be connected to a wafer. For example, component devices having widths of less than 50 μm, such as 10 μm to 50 μm, may be connected to the wafer. Moreover, the methods and devices of the present disclosure provide better integration for use in silicon. Additionally, multiple component devices on a single chip may be bonded to a wafer and processed simultaneously. Furthermore, the vias may be formed extending to the same metal layer on which the component devices are to bonded, reducing manufacturing costs.
A first hard mask layer is deposited over the first passivation layer 111 and the metal pads 113. The first hard mask layer is patterned to form a first hard mask 1501 having openings formed therein. The openings are disposed over and expose portions of the first metal pad 113A and the third metal pad 113C. In some embodiments, the openings may be formed to expose entire top surfaces of the first metal pad 113A and the third metal pad 113C. In other embodiments, the openings may be formed to expose top surfaces of the first metal pad 113A, the third metal pad 113C, and portions of the first passivation layer 111. The first hard mask 1501 may cover the second metal pad 113B. In an embodiment, the first hard mask 1501 is formed of silicon oxide; however, other materials such as silicon nitride, oxides, oxynitrides, silicon carbide, combinations of these, or the like may be used. The first hard mask 1501 may be a single layer, or a composite layer. The first hard mask 1501 may be formed through a process such as CVD, although other processes, such as PECVD, LPCVD, spin-on coating, or the like, may alternatively be utilized. The first hard mask 1501 may have a thickness T6 of between about 0.1 μm and about 2 μm, such as about 0.2 μm.
An external connection material 1503 is formed over the first metal pad 113A and the third metal pad 113C. The external connection material 1503 may be formed of copper (Cu), a copper alloy, gold (Au), a gold alloy, indium (In), solder, a solder alloy, or the like. The external connection material 1503 may have a width W4 of between about 5 μm and about 50 μm, such as about 10 μm. The external connection material 1503 may have a height H2 of between about 0.2 μm and about 5 μm, such as about 0.6 μm. The external connection material 1503 may be deposited in the openings formed in the first hard mask 1501 and may contact sidewalls of the first hard mask 1501. In other embodiments, the external connection material 1503 may be spaced apart from the sidewalls of the first hard mask 1501. The external connection material 1503 may extend over at least a portion of the first hard mask 1501.
In an embodiment in which the external connection material 1503 comprises copper, a seed layer (not separately illustrated) is formed over the first hard mask 115, the first metal pad 113A, and the third metal pad 113C. In some embodiments, the seed layer is a metal layer, which may be a single layer or a composite layer comprising a plurality of sub-layers formed of different materials. In some embodiments, the seed layer comprises a titanium layer and a copper layer over the titanium layer. The seed layer may be formed using, for example, physical vapor deposition (PVD) or the like. A photoresist (not separately illustrated) is then formed and patterned on the seed layer. The photoresist may be formed by spin-coating or the like and may be exposed to light for patterning. The pattern of the photoresist corresponds to the external connection material 1503. The patterning forms openings through the photoresist to expose the seed layer. A conductive material is formed in the openings of the photoresist and on the exposed portions of the seed layer. The conductive material may be formed by plating, such as electroplating or electroless plating, or the like. The conductive material may comprise copper. Then, the photoresist and portions of the seed layer on which the conductive material is not formed are removed. The photoresist may be removed by an acceptable ashing or stripping process, such as using an oxygen plasma or the like. Once the photoresist is removed, exposed portions of the seed layer are removed, such as by using an acceptable etching process, such as by wet or dry etching. The remaining portions of the seed layer and conductive material form the external connection material 1503.
In embodiments in which the external connection material 1503 comprises a reflowable material, the reflowable material may be deposited in the openings and reflowed to form the external connection material 1503. In some embodiments, the external connection material 1503 may be provided on component devices 1600 (discussed in detail below) in addition to or instead of on the first wafer 100.
Referring to
The component devices 1600 may be the same as, or similar to the component devices 600, described above in reference to
The top terminals 1607 may be used to connect the component devices 1600 to the second metal pad 113B (as described later in reference to
In embodiments in which the external connection material 1503 (illustrated in
Referring to
Referring to
Referring to
Referring to
After the barrier layer and the conductive fill material are deposited, the conductive fill material, the barrier layer, and the gap fill material 1801 are planarized to form a conductive via 2001 having a barrier 2003. The conductive fill material, the barrier layer, and the gap fill material 1801 may be planarized by a CMP process or the like. Following the planarization, top surfaces of the conductive via 2001, the barrier 2003, and the gap fill material 1801 may be co-planar. The conductive via 2001 may be used to connect the top terminals 1607 to the second metal pad 113B. As such, the conductive via 2001 may be electrically connected to the second metal pad 113B.
Referring to
Referring to
As illustrated in
The redistribution lines 2201 may connect one or more of the component devices 1600 to the second metal pad 113B through the conductive via 2001. For example, as illustrated in
Referring to
According to various embodiments, the bottom terminals 1609 of the component devices 1600 may be connected to the first wafer 100 through the external connectors 1615, by metal-to-metal bonding, or by hybrid bonding. The top terminals 1607 of the component devices 1600 may be connected to the first wafer 100 through the redistribution lines 2201 and the conductive via 2001. This may allow for component devices having small widths to be connected to a wafer. For example, component devices having widths of less than 50 μm, such as 10 μm to 50 μm, may be connected to the wafer. Moreover, the methods and devices of the present disclosure provide better integration for use in silicon. Additionally, individual component devices may be bonded to a wafer and processed simultaneously. Furthermore, the vias may be formed extending to the same metal layer on which the component devices are to bonded, reducing manufacturing costs.
In accordance with an embodiment, a method includes bonding a first terminal and a second terminal of a first substrate to a third terminal and a fourth terminal of a second substrate; separating the first substrate to form a first component device and a second component device; forming a gap fill material over the first component device, the second component device, and the second substrate; forming a conductive via extending from a top surface of the gap fill material to a fifth terminal of the second substrate; and forming a top terminal over a top surface of the first component device, the top terminal connecting the first component device to the fifth terminal of the second substrate through the conductive via. In an embodiment, separating the first substrate includes depositing a first hard mask over a top surface of the first substrate; patterning the first hard mask to form a first portion and a second portion; and etching the first substrate to form the first component device and the second component device using the first portion and the second portion as a mask. In an embodiment, forming the gap fill material includes depositing the gap fill material over the first component device, the second component device, and the second substrate; and planarizing the gap fill material such that a top surface of the gap fill material is disposed above a top surface of the first component device and a top surface of the second component device. In an embodiment, the first substrate includes a carrier substrate and one or more device layers, and the method further includes after bonding, removing the carrier substrate from the one or more device layers. In an embodiment, the method further includes depositing a protection layer over the first component device, the second component device, and the semiconductor substrate, the gap fill material being formed over the protection layer. In an embodiment, the protection layer is formed by atomic layer deposition (ALD) or chemical vapor deposition (CVD). In an embodiment, forming the conductive via includes etching the gap fill material to form an opening extending to the fifth terminal of the second substrate; depositing a barrier layer over the gap fill material and the second substrate; depositing a conductive fill material over the barrier layer; and planarizing the barrier layer, the conductive fill material, and the gap fill material. In an embodiment, the method further includes forming a first hard mask over the second substrate, the first hard mask being disposed between the first substrate and the second substrate, and forming the conductive via further includes etching the first hard mask to form the opening extending to the fifth terminal of the second substrate.
In another embodiment, a method includes bonding a bottom terminal of a component device to a first metal pad on a first substrate; depositing a protection layer over the first substrate and the component device; depositing a gap fill material over the protection layer; forming a first opening through the gap fill material and the protection layer, the first opening exposing a second metal pad on the first substrate; forming a conductive via in the first opening, the conductive via being connected to the second metal pad; forming a second opening through the protection layer and the gap fill material, the second opening exposing a portion of a top surface of the component device; and forming a top terminal over the top surface of the component device, the top terminal connecting the component device to the conductive via. In an embodiment, bonding the bottom terminal to the first metal pad includes solder bonding the bottom terminal to the first metal pad. In an embodiment, bonding the bottom terminal to the first metal pad includes direct metal-to-metal bonding the bottom terminal to the first metal pad. In an embodiment, the method further includes forming a passivation layer over the top terminal, the passivation layer contacting the gap fill material, the top terminal, and the top surface of the component device. In an embodiment, forming the conductive via includes depositing a barrier layer over the gap fill material and the second metal pad; depositing a conductive fill material over the barrier layer; and planarizing the barrier layer and the conductive fill material. In an embodiment, the method further includes forming a first hard mask over the semiconductor substrate, and bonding the bottom terminal to the first metal pad includes patterning the first hard mask to form a third opening, the third opening exposing the first metal pad; forming a solder bump over the first metal pad; and reflowing the solder bump to form a solder joint, wherein the bottom terminal is bonded to the first metal pad through the solder joint. In an embodiment, depositing the protection layer includes conformally depositing the protection layer by atomic layer deposition (ALD) or chemical vapor deposition (CVD).
In accordance with yet another an embodiment, a device includes a first metal pad and a second metal pad on a substrate; a component device over the first metal pad, the component device including a bottom terminal and a top terminal disposed on opposite sides of the component device, the bottom terminal electrically coupling the component device to the first metal pad; a gap fill material surrounding the component device; a conductive via over the second metal pad, the conductive via extending through the gap fill material to the second metal pad, wherein a top surface of the gap fill material is level with a top surface of the conductive via; and an interconnect electrically coupling the top terminal of the component device to the conductive via. In an embodiment, the component device is a diode, and at least a portion of a top surface of the component device is exposed through the top terminal. In an embodiment, the component device has a width of between about 10 μm and about 50 μm. In an embodiment, a bottom surface of the conductive via is disposed below a bottom surface of the bottom terminal. In an embodiment, the bottom terminal is bonded to the first metal pad by a metal-to-metal bond.
The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.
This application is a continuation of U.S. patent application Ser. No. 16/846,750, filed Apr. 13, 2020, and entitled “Via for Semiconductor Device Connection and Methods of Forming the Same;” which is a divisional of U.S. patent application Ser. No. 16/121,360, filed Sep. 4, 2018 (now U.S. Pat. No. 10,622,302, issued on Apr. 14, 2020), and entitled “Via for Semiconductor Device Connection and Methods of Forming the Same;” which claims the benefit of U.S. Provisional Patent Application No. 62/630,673, filed on Feb. 14, 2018, and entitled “Semiconductor Device Via and Methods of Forming the Same;” which patent applications are incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
4738937 | Parsons | Apr 1988 | A |
6048762 | Hsia et al. | Apr 2000 | A |
6184066 | Chino et al. | Feb 2001 | B1 |
6614058 | Lin et al. | Sep 2003 | B2 |
6642079 | Liu et al. | Nov 2003 | B1 |
6661823 | Otoma et al. | Dec 2003 | B1 |
7172945 | Shioga et al. | Feb 2007 | B2 |
7538375 | Kim et al. | May 2009 | B2 |
7808030 | Mizuno et al. | Oct 2010 | B2 |
7936568 | Mashino | May 2011 | B2 |
8690397 | Muraguchi | Apr 2014 | B2 |
9355936 | Cooney, III et al. | May 2016 | B2 |
9666522 | Huang et al. | May 2017 | B2 |
9859218 | Patlolla et al. | Jan 2018 | B1 |
10262952 | Chen et al. | Apr 2019 | B2 |
10321577 | Shang et al. | Jun 2019 | B2 |
10497796 | Cheng et al. | Dec 2019 | B1 |
20010006528 | Sato et al. | Jul 2001 | A1 |
20020086520 | Chiang | Jul 2002 | A1 |
20030136997 | Shioga et al. | Jul 2003 | A1 |
20040062283 | Takeuchi et al. | Apr 2004 | A1 |
20040092055 | Liu | May 2004 | A1 |
20050095781 | Papa Rao et al. | May 2005 | A1 |
20070105265 | Lai et al. | May 2007 | A1 |
20070222030 | Salama et al. | Sep 2007 | A1 |
20070235790 | Kim et al. | Oct 2007 | A1 |
20080031295 | Tanaka | Feb 2008 | A1 |
20080291649 | Mashino | Nov 2008 | A1 |
20090020777 | Iwata et al. | Jan 2009 | A1 |
20090175307 | Ryu et al. | Jul 2009 | A1 |
20100025817 | Mihara | Feb 2010 | A1 |
20100051978 | Katsuno et al. | Mar 2010 | A1 |
20100215070 | Hattori | Aug 2010 | A1 |
20100295149 | Summerfelt et al. | Nov 2010 | A1 |
20110211604 | Roscher | Sep 2011 | A1 |
20110306214 | Zin | Dec 2011 | A1 |
20120025370 | Wholey et al. | Feb 2012 | A1 |
20120104450 | Chen et al. | May 2012 | A1 |
20120142177 | Kim et al. | Jun 2012 | A1 |
20120181562 | Lee et al. | Jul 2012 | A1 |
20120266810 | Lan et al. | Oct 2012 | A1 |
20130241080 | Pagaila | Sep 2013 | A1 |
20140048951 | Lin et al. | Feb 2014 | A1 |
20140131858 | Pan et al. | May 2014 | A1 |
20140209908 | Cooney, III et al. | Jul 2014 | A1 |
20140217604 | Chou et al. | Aug 2014 | A1 |
20150108635 | Liang et al. | Apr 2015 | A1 |
20150187991 | McGroddy et al. | Jul 2015 | A1 |
20150214128 | Lin et al. | Jul 2015 | A1 |
20150228538 | Wada et al. | Aug 2015 | A1 |
20150279776 | Hu et al. | Oct 2015 | A1 |
20150357320 | Yu et al. | Dec 2015 | A1 |
20160141219 | Liu | May 2016 | A1 |
20160163578 | Yu et al. | Jun 2016 | A1 |
20160268231 | Karhade et al. | Sep 2016 | A1 |
20160308089 | Kim et al. | Oct 2016 | A1 |
20170033026 | Ho et al. | Feb 2017 | A1 |
20170133549 | Xu et al. | May 2017 | A1 |
20170162746 | Cha et al. | Jun 2017 | A1 |
20170229358 | Cooney, III et al. | Aug 2017 | A1 |
20170250205 | Yamazaki | Aug 2017 | A1 |
20170330767 | Kang et al. | Nov 2017 | A1 |
20180061697 | Yamada | Mar 2018 | A1 |
20180114938 | Yasukawa | Apr 2018 | A1 |
20180130707 | Clendenning et al. | May 2018 | A1 |
20180151589 | Shimizu et al. | May 2018 | A1 |
20180158712 | Ekkels et al. | Jun 2018 | A1 |
20180211912 | Yu | Jul 2018 | A1 |
20190097392 | Cao et al. | Mar 2019 | A1 |
20190139888 | Yu et al. | May 2019 | A1 |
20190252312 | Yu et al. | Aug 2019 | A1 |
20190273018 | Yu | Sep 2019 | A1 |
20190371777 | Iguchi | Dec 2019 | A1 |
20190378962 | Yu et al. | Dec 2019 | A1 |
20200006271 | Chen et al. | Jan 2020 | A1 |
20200014169 | Yu et al. | Jan 2020 | A1 |
20200219956 | Aoki et al. | Jul 2020 | A1 |
20200251380 | Yu | Aug 2020 | A1 |
20220165611 | Yu | May 2022 | A1 |
Number | Date | Country |
---|---|---|
1971877 | May 2007 | CN |
104054171 | Sep 2014 | CN |
104401934 | Mar 2015 | CN |
H09223848 | Aug 1997 | JP |
2003197463 | Jul 2003 | JP |
2008042118 | Feb 2008 | JP |
100729360 | Jun 2007 | KR |
20120121951 | Nov 2012 | KR |
20150012950 | Feb 2015 | KR |
20150137967 | Dec 2015 | KR |
20160083035 | Jul 2016 | KR |
20160124375 | Oct 2016 | KR |
20170015260 | Feb 2017 | KR |
20170064775 | Jun 2017 | KR |
Entry |
---|
“The Authoritative Dictionary of IEEE StandardTerms,” 7th Edition, Dec. 11, 2000, p. 112. |
Number | Date | Country | |
---|---|---|---|
20220359377 A1 | Nov 2022 | US |
Number | Date | Country | |
---|---|---|---|
62630673 | Feb 2018 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 16121360 | Sep 2018 | US |
Child | 16846750 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 16846750 | Apr 2020 | US |
Child | 17814152 | US |