Claims
- 1. A method of forming a semiconductor integrated circuit device having a memory array, direct peripheral circuitry and an output buffer circuit, said direct peripheral circuitry including a first MISFET to which a first operating voltage is applied, and said output buffer circuit including a second MISFET to which a second operating voltage, higher than the first operating voltage, is applied, said method comprising the steps of:
- providing a semiconductor substrate having a main surface, the semiconductor substrate including a first portion for said first MISFET and a second portion for said second MISFET;
- forming a first gate insulating film in said first portion and a second gate insulating film in said second portion;
- forming a first gate electrode on said first gate insulating film in said first portion and a second gate electrode on said second gate insulating film in said second portion, said first and second gate electrodes having side surfaces;
- introducing first impurities of a first conductivity type into said first and second portions in a self-aligned manner with said first and second gate electrodes, respectively;
- forming sidewall spacers on said side surfaces of said first and second gate electrodes, said sidewall spacers on said side surfaces of the first gate electrode having a same width as a width of the sidewall spacers on the side surfaces of the second gate electrode; and
- introducing second impurities of the first conductivity type into said first and second portions in a self-aligned manner with said sidewall spacers, wherein a length of the second gate electrode is longer than that of said first gate electrode.
- 2. A method of forming a semiconductor integrated circuit device according to claim 1, wherein said first operating voltage is 3.3 V and said second operating voltage is 5 V.
- 3. A method of forming a semiconductor integrated circuit device according to claim 1, including the further steps of connecting the first MISFET to a source of the first operating voltage and connecting the second MISFET to a source of the second operating voltage which is higher than the first operating voltage.
- 4. A method of forming a semiconductor integrated circuit device according to claim 3, wherein the first operating voltage is 3.3 V and the second operating voltage is 5 V.
- 5. A method of forming a semiconductor integrated circuit device according to claim 1, wherein said semiconductor integrated circuit device includes a dynamic random access memory.
- 6. A method of forming a semiconductor integrated circuit device according to claim 1, wherein said length of the second gate electrode is about 8 .mu.m, and said length of the first gate electrode is in a range of 0.8-1.4 .mu.m.
- 7. A method of forming a semiconductor integrated circuit device according to claim 1, wherein said direct peripheral circuitry is a sense amplifier circuit.
- 8. A method of forming a semiconductor integrated circuit device having a memory array, direct peripheral circuitry and an output buffer circuit, said direct peripheral circuitry comprising a first MISFET having a first gate electrode and first source and drain regions, and to which a first operating voltage is applied, and said output buffer circuit comprising a second MISFET, having a second gate electrode and second source and drain regions, and to which a second operating voltage, which is higher than the first operating voltage, is applied, the method comprising the steps of:
- providing a semiconductor substrate having a main surface, the semiconductor substrate including a first portion for said first MISFET and a second portion for said second MISFET;
- forming a gate insulating film on said main surface of the semiconductor substrate in said first and second portions;
- depositing a conductive film over said gate insulating film;
- forming said first gate electrode in said first portion and said second gate electrode in said second portion, by patterning said conductive film, said first and second gate electrodes having side surfaces;
- implanting first impurities of a first conductivity type into said first and second portions at first parts not covered with said first and second gate electrode, in order to form first semiconductor regions at both sides of said first and second gate electrodes;
- depositing an insulating film over said first and second gate electrodes;
- performing anisotropic etching of said insulating film in order to form sidewall spacers on said side surfaces of said first and second gate electrodes; and
- implanting second impurities of the first conductivity type into said first and second portions at second parts not covered with said first and second gate electrodes and not covered with said sidewall spacers, in order to form second semiconductor regions at both sides of said first and second gate electrodes,
- wherein said first source and drain regions and said second source and drain regions each comprise said first and second semiconductor regions, and a length of the second gate electrode in a direction of current flow is longer than a length of said first gate electrode in a direction of current flow.
Priority Claims (1)
Number |
Date |
Country |
Kind |
1-65849 |
Mar 1989 |
JPX |
|
Parent Case Info
This application is a Divisional application of application Ser. No. 08/230,021, filed Apr. 19, 1994, now U.S. Pat. No. 5,557,147; which is a Divisional application of application Ser. No. 07/954,142, filed Sep. 30, 1992, now U.S. Pat. No. 5,331,191; which is a Divisional application of application Ser. No. 07/496,330, filed Mar. 20, 1990, now U.S. Pat. No. 5,202,275.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
5079611 |
Ikeda et al. |
Jan 1992 |
|
5164811 |
Tamura |
Nov 1992 |
|
Foreign Referenced Citations (2)
Number |
Date |
Country |
63-86559 |
Apr 1988 |
JPX |
63-296237 |
Dec 1988 |
JPX |
Divisions (3)
|
Number |
Date |
Country |
Parent |
230021 |
Apr 1994 |
|
Parent |
954142 |
Sep 1992 |
|
Parent |
496330 |
Mar 1990 |
|