This disclosure relates to integrated circuit fabrication, and more particularly, to copper pillar bump structures in integrated circuit device.
Modern integrated circuits are made up of literally millions of active devices, such as transistors and capacitors. These devices are initially isolated from each other, but are later interconnected together to form functional circuits. Typical interconnect structures include lateral interconnections, such as metal lines (wirings), and vertical interconnections, such as vias and contacts. Interconnections are increasingly determining the limits of performance and the density of modern integrated circuits. On top of the interconnect structures, bond pads are formed and exposed on the surface of the respective chip. Electrical connections are made through bond pads to connect the chip to a package substrate or another die. Bond pads can be used for wire bonding or flip-chip bonding.
Flip-chip packaging utilizes bumps to establish electrical contact between a chip's I/O pads and the substrate or lead frame of the package. Structurally, a bump actually contains the bump itself and a so-called under bump metallurgy (UBM) located between the bump and an I/O pad. An UBM generally contains an adhesion layer, a barrier layer and a wetting layer, arranged in that order, on the I/O pad. The bumps themselves, based on the material used, are classified as solder bumps, gold bumps, copper pillar bumps and bumps with mixed metals. Recently, copper pillar bump technology has been proposed. Instead of using a solder bump, the electronic component is connected to a substrate by means of a copper pillar bump, which achieves finer pitch with minimum probability of bump bridging, reduces the capacitance load for the circuits, and allows the electronic component to perform at higher frequencies.
Cu pillar bump flip-chip assembly has the following advantages: (1) better thermal/electric performance, (2) higher current carrying capacity, (3) better resistance to electromigration, thus longer bump life, (4) minimizing molding voids—more consistence gaps between Cu pillar bumps. Also, a lower cost substrate is possible by using Cu-pillar controlled solder spreading, eliminating lead-free teardrop design. However, copper has a tendency to be oxidized during the manufacturing process. Oxidized copper pillars may lead to poor adhesion of an electronic component to a substrate. The poor adhesion may cause serious reliability concerns due to high leakage currents. Oxidized copper pillars may also lead to underfill cracking along the interface of the underfill and the copper pillars. The cracks may propagate to the underlying low-K dielectric layers or to the solder used to bond the copper pillars to the substrate. Also, during the wet etching process on the UBM layer, an isotropic etch profile is produced, in which the etching is at the same rate in all directions, leading to undercutting of the etched UBM material. This action results in an undesirable loss of bump width and makes the UBM size less than the Cu pillar size, which will cause high possibility of ELK (extreme low-k) Delamination (ED). The undercut will induce the stress concentration, resulting in Cu pillar sidewall delamination and bump crack.
A sidewall protection layer is therefore needed to prevent copper oxidation and the undercut issues, but the conventional method of processing the Cu pillar sidewall suffers from high process costs and interface delamination issues. Currently, an immersion tin (Sn) process is employed to provide a tin layer on the Cu pillar sidewalls, but there are still concerns regarding process costs, adhesion between Sn and underfill, and issues of solder wetting onto sidewalls, which is a challenge for fine pitch package technology in new generation chips.
This disclosure provides embodiments of sidewall protection processes for Cu pillar bump technology, in which a protection structure on the sidewalls of the Cu pillar bump is formed of at least one of several non-metal material layers, for example a dielectric material layer, a polymer material layer or combinations thereof. As employed throughout this disclosure, the term “Cu pillar bump” refers to a bump structure comprising a conductive pillar (a post or a standoff) formed of copper or copper alloys. The Cu pillar bump may be applied directly on an electrical pad or a redistribution layer on a semiconductor chip for a flip chip assembly or other similar application.
Reference will now be made in detail to the present embodiments, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers are used in the drawings and the description to refer to the same or like parts. In the drawings, the shape and thickness of one embodiment may be exaggerated for clarity and convenience. This description will be directed in particular to elements forming part of, or cooperating more directly with, an apparatus in accordance with the present disclosure. It is to be understood that elements not specifically shown or described may take various forms. Further, when a layer is referred to as being on another layer or “on” a substrate, it may be directly on the other layer or on the substrate, or intervening layers may also be present.
Reference throughout this specification to “one embodiment” or “an embodiment” means that a particular feature, structure, or characteristic described in connection with the embodiment is included in at least one embodiment. Thus, the appearances of the phrases “in one embodiment” or “in an embodiment” in various places throughout this specification are not necessarily all referring to the same embodiment. Furthermore, the particular features, structures, or characteristics may be combined in any suitable manner in one or more embodiments. It should be appreciated that the following figures are not drawn to scale; rather, these figures are merely intended for illustration.
With reference to
The substrate 10 further includes inter-layer dielectric layers and a metallization structure overlying the integrated circuits. The inter-layer dielectric layers in the metallization structure include low-k dielectric materials, un-doped silicate glass (USG), silicon nitride, silicon oxynitride, or other commonly used materials. The dielectric constants (k value) of the low-k dielectric materials may be less than about 3.9, or less than about 2.8. Metal lines in the metallization structure may be formed of copper or copper alloys. One skilled in the art will realize the formation details of the metallization layers. A pad region (not shown) is a top metallization layer formed in a top-level inter-layer dielectric layer, which is a portion of conductive routes and has an exposed surface treated by a planarization process, such as chemical mechanical polishing (CMP), if necessary. Suitable materials for the pad region may include, but are not limited to, for example copper (Cu), aluminum (Al), AlCu, copper alloy, or other mobile conductive materials. The pad region is used in the bonding process to connect the integrated circuits in the respective chip to external features.
The substrate 10 further includes a passivation layer (not shown) formed overlying and exposing a portion of the pad region for allowing subsequent Cu pillar bump processes. The passivation layer is formed of a non-organic material selected from un-doped silicate glass (USG), silicon nitride, silicon oxynitride, silicon oxide, and combinations thereof. Alternatively, the passivation layer is formed of a polymer layer, such as an epoxy, polyimide, benzocyclobutene (BCB), polybenzoxazole (PBO), and the like, although other relatively soft, often organic, dielectric materials can also be used.
Next, a mask layer 18 is provided on the UBM layer 12 and patterned with an opening 19 exposing a portion of the UBM layer 12 for defining a window of Cu pillar bump formation. The mask layer 18 may be a dry film or a photoresist film. The opening 19 is then partially or fully filled with a conductive material with solder wettability. In an embodiment, a copper (Cu) layer 20 is formed in the opening 19 to contact the underlying UBM layer 12. The Cu layer 20 is intended to include substantially a layer including pure elemental copper, copper containing unavoidable impurities, and copper alloys containing minor amounts of elements such as tantalum, indium, tin, zinc, manganese, chromium, titanium, germanium, strontium, platinum, magnesium, aluminum or zirconium. The formation methods may include sputtering, printing, electro plating, electroless plating, and commonly used chemical vapor deposition (CVD) methods. For example, electro-chemical plating (ECP) is carried out to form the Cu layer 20. In an exemplary embodiment, the thickness of the Cu layer 20 is greater than 25 μm. In another exemplary embodiment, the thickness of the Cu layer is greater than 40 μm. For example, the Cu layer is of about 40-50 μm thickness, or about 40-70 μm thickness, although the thickness may be greater or smaller.
With reference to
Then as shown in
Next, referring to
Thereafter, referring to
The completed bump structure 24 includes the Cu pillar 20, the patterned UBM layer 12 underlying the Cu pillar 20, and the sidewall protection structure 22a covering the sidewall surfaces 20b and the surface region 16a″. The substrate 10 is then sawed and packaged onto a package substrate, or another die, with solder balls or Cu bumps mounted on a pad on the package substrate or the other die.
The disclosure provides a sidewall protection structure formed of a non-metal material on the Cu pillar sidewall to prevent the Cu pillar sidewall from oxidation and damages caused by the undercut issue in during the UBM etching process, and increase adhesion between the Cu pillar sidewall and a subsequently formed underfill material, and thereby the problems of peeling or delamination from the Cu pillar sidewall are solved. The non-metal sidewall protection structure can ensure the Cu pillar sidewall with a vertical profile, adjust substrate stress, and prevent solder wetting to the Cu pillar around the perimeter of the UBM layer during the reflow process. This is applicable to fine pitch bump schemes.
With reference to
With reference to
Next, referring to
Then, as shown in
Referring to
The disclosure provides a barrier layer containing copper and germanium formed between a sidewall protection structure and the Cu pillar sidewall, which can further prevent the Cu pillar sidewall from oxidation and increase adhesion between the Cu pillar sidewall and a subsequently formed underfill material. This prevents solder wetting to the Cu pillar around the perimeter of the UBM layer during the reflow process. The barrier layer does not compromise resistance (Rs) much.
With reference to
Next, as shown in
The completed bump structure 46 includes the Cu pillar 20, the cap layer 40 on the top surface 20a of the Cu pillar 20, the patterned UBM layer 12 underlying the Cu pillar 20, and the sidewall protection structure 22a covering the sidewall surfaces 40b and 20b and the surface region 16a″. The substrate 10 is then sawed and packaged onto a package substrate, or another die, with solder balls or Cu bumps mounted on a pad on the package substrate or the other die.
Referring to
With reference to
Next, as shown in
With reference to
Referring to
One aspect of this description relates to an integrated circuit device including a conductive pillar formed over a substrate. The conductive pillar has a sidewall surface and a top surface. The integrated circuit device further includes an under-bump-metallurgy (UBM) layer between the substrate and the conductive pillar. The UBM layer has a surface region. The integrated circuit device further includes a protection structure on the sidewall surface of the conductive pillar and the surface region of the UBM layer. The protection structure is formed of a non-metal material.
Another aspect of this description relates to an integrated circuit device including a conductive pillar on a substrate. The conductive pillar has a sidewall surface and a top surface. The integrated circuit device further includes a first under-bump-metallurgy (UBM) layer between the substrate and the conductive pillar and a second UBM layer between the first UBM layer and the conductive pillar. The second UBM layer has a surface region adjacent to and extending from the sidewall surface of the conductive pillar. The integrated circuit device further includes a protection structure on the sidewall surface of the conductive pillar and the surface region and a plurality of cap layers on the top surface of the conductive pillar.
Still another aspect of this description relates to a method of making an integrated circuit device. The method includes forming at least one under bump metallurgy (UBM) layer over a substrate and forming a conductive pillar over the at least one UBM layer. The conductive pillar includes a top surface and a sidewall surface. The method further includes depositing a protection structure over the top surface and the sidewall surface. The method further includes etching the protection structure to remove the protection structure over the top surface and remove a portion of the protection structure over the sidewall surface. The etched protection structure covers a surface region of the at least one UBM layer. The method further includes etching the at least one UBM layer to remove portions of the at least one UBM layer extending beyond the surface region.
In the preceding detailed description, the disclosure is described with reference to specific exemplary embodiments thereof. It will, however, be evident that various modifications, structures, processes, and changes may be made thereto without departing from the broader spirit and scope of the disclosure. The specification and drawings are, accordingly, to be regarded as illustrative and not restrictive. It is understood that the disclosure is capable of using various other combinations and environments and is capable of changes or modifications within the scope of the inventive concepts as expressed herein.
The present application is a continuation application of U.S. patent application Ser. No. 12/769,768, filed on Apr. 29, 2012, which is expressly incorporated by reference herein in its entirety. The present application is also related to co-pending U.S. Ser. No. 12/730,411 filed on Mar. 24, 2010, which is expressly incorporated by reference herein in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
3528090 | Van Laer | Sep 1970 | A |
4380867 | Antson | Apr 1983 | A |
4720740 | Clements et al. | Jan 1988 | A |
4811082 | Jacobs et al. | Mar 1989 | A |
4990462 | Sliwa, Jr. | Feb 1991 | A |
5075253 | Sliwa, Jr. | Dec 1991 | A |
5134460 | Brady et al. | Jul 1992 | A |
5380681 | Hsu | Jan 1995 | A |
5391917 | Gilmour et al. | Feb 1995 | A |
5448114 | Kondoh et al. | Sep 1995 | A |
5466635 | Lynch et al. | Nov 1995 | A |
5481133 | Hsu | Jan 1996 | A |
5510298 | Redwine | Apr 1996 | A |
5747881 | Hosomi et al. | May 1998 | A |
5767001 | Bertagnolli et al. | Jun 1998 | A |
5998292 | Black et al. | Dec 1999 | A |
6002177 | Gaynes et al. | Dec 1999 | A |
6184060 | Siniaguine | Feb 2001 | B1 |
6187678 | Gaynes et al. | Feb 2001 | B1 |
6191493 | Yasunaga et al. | Feb 2001 | B1 |
6218281 | Watanabe et al. | Apr 2001 | B1 |
6229216 | Ma et al. | May 2001 | B1 |
6229220 | Saitoh et al. | May 2001 | B1 |
6232563 | Kim et al. | May 2001 | B1 |
6236115 | Gaynes et al. | May 2001 | B1 |
6271059 | Bertin et al. | Aug 2001 | B1 |
6279815 | Correia et al. | Aug 2001 | B1 |
6322903 | Siniaguine et al. | Nov 2001 | B1 |
6355501 | Fung et al. | Mar 2002 | B1 |
6426556 | Lin | Jul 2002 | B1 |
6434016 | Zeng et al. | Aug 2002 | B2 |
6448168 | Rao et al. | Sep 2002 | B1 |
6448661 | Kim et al. | Sep 2002 | B1 |
6464895 | Forat et al. | Oct 2002 | B2 |
6465892 | Suga | Oct 2002 | B1 |
6472293 | Suga | Oct 2002 | B1 |
6492198 | Hwang | Dec 2002 | B2 |
6538333 | Kong | Mar 2003 | B2 |
6562653 | Ma et al. | May 2003 | B1 |
6570248 | Ahn et al. | May 2003 | B1 |
6576381 | Hirano | Jun 2003 | B1 |
6578754 | Tung | Jun 2003 | B1 |
6590295 | Liao et al. | Jul 2003 | B1 |
6592019 | Tung | Jul 2003 | B2 |
6599778 | Pogge et al. | Jul 2003 | B2 |
6600222 | Levardo | Jul 2003 | B1 |
6607938 | Kwon et al. | Aug 2003 | B2 |
6639303 | Siniaguine | Oct 2003 | B2 |
6661085 | Kellar et al. | Dec 2003 | B2 |
6664129 | Siniaguine | Dec 2003 | B2 |
6693361 | Siniaguine et al. | Feb 2004 | B1 |
6731003 | Joshi et al. | May 2004 | B2 |
6740582 | Siniaguine | May 2004 | B2 |
6762076 | Kim et al. | Jul 2004 | B2 |
6770958 | Wang et al. | Aug 2004 | B2 |
6790748 | Kim et al. | Sep 2004 | B2 |
6800930 | Jackson et al. | Oct 2004 | B2 |
6818545 | Lee et al. | Nov 2004 | B2 |
6828677 | Yap et al. | Dec 2004 | B2 |
6841883 | Farnworth et al. | Jan 2005 | B1 |
6853076 | Datta et al. | Feb 2005 | B2 |
6869831 | Cowens et al. | Mar 2005 | B2 |
6879041 | Yamamoto et al. | Apr 2005 | B2 |
6882030 | Siniaguine | Apr 2005 | B2 |
6887769 | Kellar et al. | May 2005 | B2 |
6908565 | Kim et al. | Jun 2005 | B2 |
6908785 | Kim | Jun 2005 | B2 |
6917119 | Lee et al. | Jul 2005 | B2 |
6924551 | Rumer et al. | Aug 2005 | B2 |
6943067 | Greenlaw | Sep 2005 | B2 |
6946384 | Kloster et al. | Sep 2005 | B2 |
6958539 | Lay et al. | Oct 2005 | B2 |
6962867 | Jackson et al. | Nov 2005 | B2 |
6962872 | Chudzik et al. | Nov 2005 | B2 |
6975016 | Kellar et al. | Dec 2005 | B2 |
7008867 | Lei | Mar 2006 | B2 |
7012333 | Shimoyama et al. | Mar 2006 | B2 |
7030481 | Chudzik et al. | Apr 2006 | B2 |
7037804 | Kellar et al. | May 2006 | B2 |
7049170 | Savastiouk et al. | May 2006 | B2 |
7056807 | Kellar et al. | Jun 2006 | B2 |
7060601 | Savastiouk et al. | Jun 2006 | B2 |
7064436 | Ishiguri et al. | Jun 2006 | B2 |
7071546 | Fey et al. | Jul 2006 | B2 |
7087538 | Staines et al. | Aug 2006 | B2 |
7111149 | Eilert | Sep 2006 | B2 |
7122912 | Matsui | Oct 2006 | B2 |
7151009 | Kim et al. | Dec 2006 | B2 |
7157787 | Kim et al. | Jan 2007 | B2 |
7193308 | Matsui | Mar 2007 | B2 |
7215033 | Lee et al. | May 2007 | B2 |
7262495 | Chen et al. | Aug 2007 | B2 |
7271497 | Joshi et al. | Sep 2007 | B2 |
7276799 | Lee et al. | Oct 2007 | B2 |
7279795 | Periaman et al. | Oct 2007 | B2 |
7297574 | Thomas et al. | Nov 2007 | B2 |
7307005 | Kobrinsky et al. | Dec 2007 | B2 |
7317256 | Williams et al. | Jan 2008 | B2 |
7320928 | Kloster et al. | Jan 2008 | B2 |
7335972 | Chanchani | Feb 2008 | B2 |
7345350 | Sinha | Mar 2008 | B2 |
7348210 | Daubenspeck et al. | Mar 2008 | B2 |
7355273 | Jackson et al. | Apr 2008 | B2 |
7391112 | Li et al. | Jun 2008 | B2 |
7402442 | Condorelli et al. | Jul 2008 | B2 |
7402515 | Arana et al. | Jul 2008 | B2 |
7410884 | Ramanathan et al. | Aug 2008 | B2 |
7432592 | Shi et al. | Oct 2008 | B2 |
7462942 | Tan et al. | Dec 2008 | B2 |
7494845 | Hwang et al. | Feb 2009 | B2 |
7501311 | Tsai | Mar 2009 | B2 |
7528494 | Furukawa et al. | May 2009 | B2 |
7531890 | Kim | May 2009 | B2 |
7557597 | Anderson et al. | Jul 2009 | B2 |
7566650 | Lin et al. | Jul 2009 | B2 |
7576435 | Chao | Aug 2009 | B2 |
7592246 | Akram | Sep 2009 | B2 |
7648899 | Banerji et al. | Jan 2010 | B1 |
7825511 | Daubenspeck et al. | Nov 2010 | B2 |
7834450 | Kang | Nov 2010 | B2 |
7928534 | Hsu et al. | Apr 2011 | B2 |
20010000321 | Takeda et al. | Apr 2001 | A1 |
20020014705 | Ishio et al. | Feb 2002 | A1 |
20030156969 | Choi et al. | Aug 2003 | A1 |
20030216025 | Lu et al. | Nov 2003 | A1 |
20040166661 | Lei | Aug 2004 | A1 |
20050001324 | Dunn et al. | Jan 2005 | A1 |
20050077624 | Tan et al. | Apr 2005 | A1 |
20050179131 | Homma | Aug 2005 | A1 |
20060017160 | Huang | Jan 2006 | A1 |
20060043603 | Ranade et al. | Mar 2006 | A1 |
20060166402 | Lim et al. | Jul 2006 | A1 |
20060237842 | Shindo | Oct 2006 | A1 |
20060278982 | Solo | Dec 2006 | A1 |
20070023904 | Salmon | Feb 2007 | A1 |
20070080451 | Suh | Apr 2007 | A1 |
20070108606 | Watanabe | May 2007 | A1 |
20070284684 | Naito et al. | Dec 2007 | A1 |
20070287279 | Daubenspeck et al. | Dec 2007 | A1 |
20080296764 | Chang et al. | Dec 2008 | A1 |
20090011543 | Karta et al. | Jan 2009 | A1 |
20090026608 | Tsai et al. | Jan 2009 | A1 |
20090045511 | Meyer et al. | Feb 2009 | A1 |
20090096109 | Iwasaki | Apr 2009 | A1 |
20090098724 | Yu | Apr 2009 | A1 |
20090130840 | Wang et al. | May 2009 | A1 |
20090149016 | Park et al. | Jun 2009 | A1 |
20090197114 | Shih et al. | Aug 2009 | A1 |
20090229857 | Fredenberg et al. | Sep 2009 | A1 |
20100090318 | Hsu et al. | Apr 2010 | A1 |
20100109159 | Ho et al. | May 2010 | A1 |
20100230810 | Kang et al. | Sep 2010 | A1 |
20100244239 | Bao et al. | Sep 2010 | A1 |
20110101523 | Hwang et al. | May 2011 | A1 |
20110101526 | Hsiao et al. | May 2011 | A1 |
20110156256 | Kang et al. | Jun 2011 | A1 |
20110186990 | Mawatari et al. | Aug 2011 | A1 |
20110227216 | Tseng et al. | Sep 2011 | A1 |
20110281432 | Farooq et al. | Nov 2011 | A1 |
20110291267 | Wang et al. | Dec 2011 | A1 |
20120126419 | Kripesh et al. | May 2012 | A1 |
Number | Date | Country |
---|---|---|
101404269 | Apr 2009 | CN |
1993335313 | Dec 1993 | JP |
2000228420 | Aug 2000 | JP |
200924093 | Jun 2009 | TW |
Entry |
---|
Kim, K. S., et al., “The Interface Formation and Adhesion of Metals (Cu, Ta, and Ti) and Low Dielectric Constant Polymer-Like Organic Thin Films Deposited by Plasma-Enhanced Chemical Vapor Deposition Using Para-Xylene Precursor”, Thin Solid Films 377-378 (2000), pp. 122-128. |
Kim, K. J., et al., “Chemical Interaction, Adhesion and Diffusion Properties at the Interface of Cu and Plasma-Treated Thiophene-Based Plasma Polymer (ThioPP) Films”, Thin Solid Films 398-399 (2001), pp. 657-662. |
Du, M., et al., “The Interface Formation of Copper and Low Dielectric Constant Fluoro-Polymer: Plasma Surface Modification and its Effect on Copper Diffusion”, Journal of Applied Physics, vol. 85, No. 3, Feb. 1, 1999, pp. 1496-1502. |
Jiang, Liang-You, et al., “Reduced Copper Diffusion in Layered Silicate/Fluorinated Polyimide (6FDS-ODA) Nanocomposites”, Journal of Applied Polymer Science, vol. 92, 1422-1425 (2004). |
U.S. Appl. No. 61/230,012, filed Jul. 30, 2009, Chung-Shi Liu, et al. |
U.S. Appl. No. 61/258,414, filed Nov. 5, 2009, Chien Ling Hwang, et al. |
U.S. Appl. No. 61/238,749, filed Sep. 1, 2009, Chung-Shi Liu. |
U.S. Appl. No. 61/258,393, filed Nov. 5, 2009, Chien Ling Hwang, et al. |
Office Action dated Aug. 23, 2013 from corresponding application No. TW 099135516. |
Number | Date | Country | |
---|---|---|---|
20120280388 A1 | Nov 2012 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 12769768 | Apr 2010 | US |
Child | 13551421 | US |