This application relates generally to packaged semiconductor devices or semiconductor packages. More specifically, this application relates to molded ball grid array or land grid array semiconductor packages that include a stacked die assembly.
Semiconductor packages are well known in the art. Often, these packages may include one or more semiconductor devices, such as an integrated circuit (“IC”) die or chip, which may be connected to a die pad that is centrally formed in a lead frame. In some cases, bond wires electrically connect the IC die to a series of terminals that serve as an electrical connection to an external device, such as a printed circuit board (“PCB”). An encapsulating material can be used to cover the bond wires, the IC die, the terminals, and/or other components of the semiconductor device to form the exterior of the semiconductor package. A portion of the terminals and possibly a portion of the die pad may be externally exposed from the encapsulating material. In this manner, the die may be protected from environmental hazards—such as moisture, contaminants, corrosion, and mechanical shock—while being electrically and mechanically connected to an intended device that is external to the semiconductor package.
After it has been formed, the semiconductor package is often used in an ever growing variety of electronic applications, such as disk drives, USB controllers, portable computer devices, cellular phones, and so forth. Depending on the die and the electronic application, the semiconductor package may be highly miniaturized and may need to be as small as possible.
However, many current semiconductor packages may have shortcomings that limit their use. For example, some semiconductor packages comprising an IC die may require the use of a gate driver IC to function. Thus, these semiconductor packages comprising a die may need to be used in conjunction with a separate package that contains a gate driver IC. In another example, some semiconductor packages that use wire bonding to connect the die to the terminals may have an undesirably high Rd, response. In still another example, some semiconductor packages may be used as moldless assemblies, and thereby be exposed to environmental hazards.
This application relates to semiconductor packages comprising stacked die assemblies. In some cases, the stacked dies comprise a first die containing gate driver IC that is stacked on a first surface of a second IC die. A second surface of the second IC die can be bumped for connection to one or more bump attach pads. The first die can be wire bonded to one or more bond attach pads. In some instances, the semiconductor packages include a leadframe clip that connects with the drain on the first die. In such instances, the gate driver IC of the first die can be stacked on a first surface of the leadframe clip and a second surface of the leadframe clip can be stacked on the first surface of the second IC die. The semiconductor packages can be molded and/or configured into a ball grid array (“BGA”) or a land grid array (“LGA”) configuration.
The following description can be better understood in light of the Figures, in which:
a and 1b contain cross-sectional views of some embodiments of a semiconductor package comprising a stacked die assembly;
a and 2b each contain a different view of some embodiments of a semiconductor package;
c contains a depiction of some embodiments of solder bumping that includes a stud;
a and 3b contain views of some embodiments of an IC die;
a through 4c contain different views of some embodiments of an attach pad;
a through 5f depict some embodiments of a process flow for making a lead frame substrate;
a through 6h-2 illustrate some embodiments of an assembly process flow for producing some embodiments of a semiconductor package;
a through 7e depict various views of some embodiments of a semiconductor package;
a and 8b illustrate some embodiments of a semiconductor package comprising a leadframe clip;
a and 9b illustrate some embodiments of an IC die;
a and 10b illustrate some embodiments of a semiconductor package comprising the leadframe clip;
a through 11e depict various views of some embodiments of a semiconductor package that includes a leadframe clip; and
The Figures illustrate specific aspects of the semiconductor packages comprising the stacked die assembly and associated methods of making and using such packages. Together with the following description, the Figures demonstrate and explain the principles of the semiconductor packages comprising the stacked die assembly and associated methods. In the drawings, the thickness of layers and regions are exaggerated for clarity. It will also be understood that when a layer, component, or substrate is referred to as being “on” another layer, component, or substrate, it can be directly on the other layer, component, or substrate, or intervening layers may also be present. The same reference numerals in different drawings represent the same element, and thus their descriptions will not be repeated.
The following description supplies specific details in order to provide a thorough understanding. Nevertheless, the skilled artisan would understand that the semiconductor packages described herein that comprise a stacked die assembly and methods for making and using such packages can be implemented and used without employing these specific details. For example, while the detailed description focuses on stacked die assemblies using a BGA or an LGA configuration, the described die assemblies can be used with any known interface connection, whether leaded or leadless. Furthermore, the stacked die assemblies can be used in conjunction with any other type of semiconductor package such as active devices (like diodes or transistors) or passive devices.
The Figures illustrate some embodiments of a stacked die assembly in a molded semiconductor package. Specifically,
The package comprises multiple stacked dies. In some embodiments, the number of stacked dies is two. But in other embodiments, the number of dies can range from three or more. The semiconductor package can comprise any type of die that is suitable for use in a semiconductor package comprising a stacked assembly. By way of non-limiting example,
Where the first die comprises a gate driver, the gate driver may be any known gate driver IC. By way of non-limiting example, the gate driver may be a high-side, a low side, a dual-gate, half-bridge, or other type of gate driver. As shown in
The first die 1 (and therefore the semiconductor package) can comprise any number of gate drivers. In one example,
The second die 2 (and therefore the semiconductor package) can comprise any number of ICs. In one example,
The first and second dies may be made of any suitable semiconductor material. Some non-limiting examples of such materials may include silicon, polysilicon, gallium arsenide, silicon carbide, gallium nitride, silicon and germanium, and the like. Similarly, the first and second dies may comprise any suitable IC or semiconductor device. Some non-limiting examples of these devices may include diodes and/or transistors, including bipolar junction transistors (“BJT”), metal-oxide-semiconductor field-effect transistors (“MOSFET”), insulated-gate-bipolar transistors (“IGBT”), and insulated-gate field-effect transistors (“IGFET”). However, in some embodiments, the first die contains a gate driver and the second die may comprise a transistor, such as a MOSFET or IGBT.
a shows the IC die 2 can include a first surface 2.1 and a second surface 2.2. In some cases, as shown in
b shows the IC die 2 can comprise an optional isolation layer 2.3 that can isolate the first surface 2.1 of the IC die 2. The isolation layer can be made of any suitable isolating material, including a material comprising silicon oxide. Similarly, the isolation material may be located in any suitable position, including within the die itself.
The first surface 2.1 of the IC die 2 can include a defined metal plated area that can provide for improved connection (e.g., via adhesive, soldering, etc.) to a surface, such as the second surface 1.2 of the gate driver die 1. Some non-limiting examples of suitable plating that can be used in this plated area may include NiPdAu, TiNiAgAu, TiNiAgSn, an oxidation-resistant layer, or an adhesion sublayer.
The active die surface of the IC die can be electrically and/or mechanically attached to one or more attach pads through any appropriate method or technique known in the art. Examples of these techniques include solder bumping, which may include the use of solder bumps, balls, studs, and combinations thereof. In some embodiments,
As previously mentioned, the semiconductor package can comprise one or more attach pads that electrically connect the IC die and/or the gate driver die with an external device, such as a PCB. The attach pads may have any characteristic that allows the IC die and/or the gate driver die to be connected to the attach pads (e.g., via bump or wire bonding) and that allows the attach pads to be electrically and/or mechanically connected to an external surface. For example,
The attach pads may be made of any suitable material, including, but not limited to Cu, Au, Ni, Pd, and combinations thereof. In some embodiments,
The attach pad 5 can be any suitable thickness 5.2. In some embodiments, the Cu attach pad 5 shown in
The attach pads can be formed and patterned through any process known in the art. In some embodiments, the attach pads can be formed and patterned through the use of a leadframe. In such embodiments, the leadframe may have any characteristic known in the art. For example,
The leadframe and attach pads may be made in any known manner. By way of non-limiting example,
In some embodiments,
b shows that, in some embodiments, a dual-sided adhesive material 21 may be placed on top of the support frame 20. In such embodiments, the adhesive material may have any suitable characteristic, such as thickness, insulative character, adhesiveness, etc.
Following the placement of the adhesive material 21,
The second frame may have any thickness depending on the structure needed and the material used in the second frame. For instance, a second frame comprising Cu can have a thickness from about 0.05 millimeters to about 0.25 millimeters and a second frame comprising plated Au, Pd, and/or Ni may have a thickness of about 0.04 millimeters.
Following placement of the second frame on the adhesive layer, the first frame 20 and/or the second frame 22 may be attached to the adhesive layer 21 in any conventional manner. For example, the first frame 20, the adhesive layer 21, and the second frame 22 may be put through a series of heated rollers that can press them together at a specified temperature profile to cure the adhesive material 21.
Next, at
After the patterned insulation layer has been placed on the second frame, the exposed portion of the second frame may be removed through any known method. For example, the exposed portion of the second frame may be chemically etched away while all surfaces covered by the patterned insulation material 23 can remain on the adhesive material 21. In this manner,
f shows the patterned insulation layer may be removed so that a first surface (e.g., surface 5.3a) of the attach pads 5 is exposed. While the insulation layer may be removed in any suitable manner, in some embodiments, it may be removed chemically. Additionally, as the insulation layer is removed a remaining portion of the leadframe may be cleaned.
Once the insulation layer has been removed (as shown in
After the attach pad array and leadframe have been completed, the package may be assembled in any known manner. By way of non-limiting example,
Next, at
The gate driver die 1 that has been attached to the IC die 2 can then be electrically connected to one or more attach pads in any known manner. For example,
The gate driver can be electrically attached to the attach pads through wire bonding in any known manner, such as bond stitch on ball bonding (“BSOB”), standard wire looping wire bonding, trapezoidal type looping, etc.
The stacked assembly of the first and second dies may be encapsulated in any suitable a molding material, such as the epoxy mold compound 7 in
Next, as shown in
f shows some embodiments where solder balls 8 are attached to the attach pads 5 to provide a molded BGA option. However,
g-1 and 6g-2 show that in either the molded BGA or the LGA embodiments, the process can include a singulation process to separate individual packages. Although the singulation process may be done in any manner known in the art,
Finally,
In addition to the aforementioned characteristics and components, the semiconductor package can comprise any other semiconductor component, including a leadframe clip, a diode, a transistor, etc.
A drain folded leadframe clip can function in any manner consistent with its use in the semiconductor package. For instance,
When the leadframe clip 9 connects to the drain on the first surface 2.1 of the IC die 2, the IC die may be configured to be used with the clip. In some embodiments,
The leadframe clip 9 can be electrically and/or mechanically connected to one or more attach pads in any known manner. For example,
A semiconductor package that comprised the leadframe clip 9 can have either an LGA or a BGA configuration. By way of non-limiting example,
The semiconductor package may be configured to be used with any land pattern.
In
The semiconductor packages described herein may be used in any electronic apparatus or device known in the art. In some non-limiting examples, the semiconductor package can be used in any type of electronic device, including those mentioned above, as well as in logic or analog devices.
The semiconductor packages described herein may offer several advantages. First, as previously mentioned, the semiconductor package can comprise a stacked die assembly with both an IC die and a gate driver die. Accordingly, the package may be more conveniently used and save more space on a circuit board layout than other packages that do not stack the gate driver die on top of the IC die. Second, because the semiconductor package may be thin (e.g., have a total thickness from about 0.60 millimeters to about 1.20 millimeters), comprise a small package size, and/or a small footprint; it can be used in condensed assemblies, including those for ultra portable application. Third, because the IC die can comprise solder bumps and/or studs that are directly connected to the attach pads, which serve as terminals for an external source, the package may provide a better Rds response that is lower than semiconductors packages that simply use wire bonded die.
Having described the preferred aspects of the semiconductor package and associated methods, it is understood that the appended claims are not to be limited by particular details set forth in the description presented above, as many apparent variations thereof are possible without departing from the spirit or scope thereof.