A portion of the disclosure of this patent document contains material, which is subject to copyright protection. The copyright owner has no objection to the facsimile reproduction by anyone of the patent document or the patent disclosure, as it appears in the Patent and Trademark Office patent file or records, but otherwise reserves all copyright rights whatsoever.
The present invention relates to wafer-level device packaging and, more particularly, to wafer level device packaging in which device interconnection metallization is positioned adjacent to a functional device.
Packaging requirements for semiconductor devices have become more stringent as the competing demands of increased functionality and smaller electronic products continue to force device manufacturers to create ever more complex package designs. In particular, increased demands for compact devices have led package manufacturers to pursue vertical integration of multiple chips to decrease the overall package size, permitting smaller final electronic products.
For example “system-in-package” designs have been created for CMOS image sensors with associated digital signal processor and memory chips. In order to electrically interconnect the chips in these vertically integrated packages, various techniques have been adopted. Conventionally, through-silicon-vias (TSVs) have been formed through silicon chips and filled with conductors that connect to solder bumps positioned beneath each chip.
To eliminate the need for TSVs, the SHELLCASE® (Tessera) technique has been created. In the SHELLCASE technology, electrical leads are formed on the edge of each device chip to interconnect the bonding pad to solder bumps positioned beneath each chip.
Both the TSV and SHELLCASE approaches require expensive wafer processing to create the final multi-chip device package. Further, each solder bump and its associated metallization requires approximately 100 microns of height, placing a lower limit on the final package thickness. Further, the SHELLCASE approach requires a complex electrical path which can lead to decreased package reliability, particularly in view of the large differences in coefficients of thermal expansion between metallization layers and underlying semiconductor materials.
Thus there is a need in the art for improved packaging formed at the wafer level with easy-to-fabricate electrical connections that minimize package thickness and provide reliable interconnections.
The present invention relates to a semiconductor device packaged at the wafer level such that an entire packaged device is formed prior to separation of individual devices. In this manner, particulates generated during device separation do not interfere with device operation.
The semiconductor device package includes a semiconductor chip having one or more semiconductor devices formed therein. One or more bonding pads are associated with the semiconductor chip and a protective layer is bonded over the semiconductor chip at the one or more bonding pads or through an intermediate layer positioned over the bonding pads. An insulation layer is positioned on at least side edges and a lower surface of the semiconductor chip. In one embodiment, interconnection/bump metallization is positioned adjacent one or more side edges of the semiconductor chip and is electrically connected to at least one of the one or more bonding pads, which are electrical bonding pads.
In one embodiment, an image sensor package is formed which is vertically integrated with a digital signal processor and memory chip along with lenses and a protective cover. Low cost and reliable interconnects are formed and a thinner package profile is enabled by the present invention.
Turning to the drawings in detail,
In the exemplary embodiment of
In
An insulation material 160 covers at least the side and bottom surfaces of imaging device 110. Optionally, the insulation material 160 also covers selected portions of the bonding pad 120. Under bump metallization 170 contacts bonding pad 120 to form an electrical connection therewith.
Electrical connection bump 180, such as a solder bump, is formed on the under bump metallization 170. The optional insulation material 160 on the bonding pad assists in formation of the under bump metallization (discussed below) and provides structural support. A separate insulation material 190 isolates the bonding pad 120 and the copper studs 130.
In
A silicon wafer 110 is bonded to the structure of
The silicon wafer is thinned in
To provide separation between individual semiconductor devices, trenches 210 are etched between adjacent devices 110′ in
Following trench formation, the oxide layer 115 in the trench region is removed in 2H. Depending upon the trench formation in 2G, the oxide layer 115 may be removed when the trench is created. In order to isolate individual devices 110′, a polymer layer 160 is deposited, covering the sides and the bottom of what will eventually be individual semiconductor chips. Optionally, the polymer layer 160 covers portions of the bonding pads 120 that are not covered by the individual devices 110′ as seen in
In
Solder 180 is deposited over the under bump metallization in
Packaging of a multi-layer device structure is shown in
Device separation can be performed through any dicing technique along dotted line 250 in
An alternative electrical interface packaging structure is depicted in
In
While the foregoing invention has been described with respect to various embodiments, such embodiments are not limiting. Numerous variations and modifications would be understood by those of ordinary skill in the art. Such variations and modifications are considered to be included within the scope of the following claims.
Number | Name | Date | Kind |
---|---|---|---|
3761782 | Youmans | Sep 1973 | A |
5229647 | Gnadinger | Jul 1993 | A |
6221751 | Chen et al. | Apr 2001 | B1 |
6235554 | Akram et al. | May 2001 | B1 |
6312974 | Wu et al. | Nov 2001 | B1 |
6841883 | Farnworth et al. | Jan 2005 | B1 |
6884650 | Lee et al. | Apr 2005 | B2 |
7394152 | Yu et al. | Jul 2008 | B2 |
7989356 | Bao et al. | Aug 2011 | B2 |
20040235270 | Noma et al. | Nov 2004 | A1 |
20060091488 | Kang | May 2006 | A1 |
20070069394 | Bachman et al. | Mar 2007 | A1 |
20070132104 | Farnworth et al. | Jun 2007 | A1 |
20070216028 | Lee et al. | Sep 2007 | A1 |
20070264757 | Kwon et al. | Nov 2007 | A1 |
20080157340 | Yang et al. | Jul 2008 | A1 |
20080224306 | Yang | Sep 2008 | A1 |
20090224402 | Do et al. | Sep 2009 | A1 |
20090243083 | Han et al. | Oct 2009 | A1 |
20090283903 | Park | Nov 2009 | A1 |
20100013102 | Tay et al. | Jan 2010 | A1 |
20110018117 | Yang et al. | Jan 2011 | A1 |
20110215449 | Camacho et al. | Sep 2011 | A1 |
20120012997 | Shen et al. | Jan 2012 | A1 |
20120049334 | Pagaila et al. | Mar 2012 | A1 |
20140151900 | Hu et al. | Jun 2014 | A1 |
20140167253 | Tseng et al. | Jun 2014 | A1 |
Number | Date | Country |
---|---|---|
101304015 | Nov 2008 | CN |
101356645 | Jan 2009 | CN |
2002329852 | Nov 2002 | JP |
Entry |
---|
Office Action issued from the State Intellectual Property Office of the People's Republic of China on Jul. 17, 2014. |
Number | Date | Country | |
---|---|---|---|
20140021596 A1 | Jan 2014 | US |