Claims
- 1. A power semiconductor switching device comprising:
a semiconductive substrate having a surface; and a power transistor having a planar configuration and comprising a plurality of electrically coupled sources and a plurality of electrically coupled drains formed using the semiconductive substrate and adjacent to the surface.
- 2. The device of claim 1 wherein the power transistor comprises at least one thousand electrically coupled sources and at least one thousand electrically coupled drains.
- 3. The device of claim 1 wherein the power transistor comprises a plurality of electrically coupled gates.
- 4. The device of claim 1 wherein the power transistor is configured to conduct power currents in excess of one Ampere.
- 5. The device of claim 1 wherein the semiconductive substrate comprises a flip chip semiconductive die.
- 6. The device of claim 1 further comprising a body diode circuit coupled intermediate the sources and the drains.
- 7. The device of claim 6 wherein the body diode circuit comprises a n-channel field effect transistor having a gate and a source electrically coupled.
- 8. The device of claim 6 wherein the body diode circuit comprises a p-channel field effect transistor.
- 9. The device of claim 1 wherein the power transistor comprises a plurality of parallel-coupled field effect transistors.
- 10. The device of claim 1 further comprising:
a Vdd contact; and a bypass capacitor electrically coupled with the Vdd contact and the source.
- 11. The device of claim 10 wherein the power transistor comprises a plurality of gates, and the bypass capacitor is configured to charge a capacitance of the gates.
- 12. The device of claim 1 wherein the power transistor comprises a plurality of planar MOSFET devices.
- 13. A power semiconductor device comprising:
a semiconductive substrate; and a semiconductor device comprising at least one thousand planar field effect transistors formed using the substrate and wherein individual ones of the field effect transistors include a source and a drain electrically coupled with other sources and drains of the other planar field effect transistors.
- 14. The device of claim 13 wherein the at least one thousand planar field effect transistors individually include a gate, and the gates of the at least one thousand planar field effect transistors are electrically coupled to receive a common control signal.
- 15. The device of claim 13 wherein the semiconductor device is configured to conduct power currents in excess of one Ampere.
- 16. The device of claim 13 wherein the semiconductive substrate comprises a flip chip semiconductive die.
- 17. The device of claim 13 further comprising a body diode circuit coupled intermediate the sources and the drains.
- 18. The device of claim 17 wherein the body diode circuit comprises a n-channel field effect transistor having a gate and a source electrically coupled.
- 19. The device of claim 17 wherein the body diode circuit comprises a p-channel field effect transistor.
- 20. The device of claim 13 further comprising:
a Vdd contact; and a bypass capacitor electrically coupled with the Vdd contact and the source contacts.
- 21. The device of claim 20 wherein the power transistor comprises a plurality of gates, and the bypass capacitor is configured to charge a capacitance of the gates.
- 22. The device of claim 13 wherein the at least one thousand planar field effect transistors comprise MOSFET devices.
- 23. A power semiconductor switching device comprising a plurality of planar submicron field effect transistor devices coupled in parallel and configured to selectively conduct power currents in excess of one Ampere.
- 24. A power semiconductor switching device comprising a plurality of field effect transistors having source contacts and drain contacts formed adjacent to a common surface of a semiconductive substrate and configured to selectively conduct power currents in excess of one Ampere.
- 25. A power semiconductor switching device comprising:
a monolithic semiconductive substrate having a surface; and a power transistor comprising a source and a drain formed using a monolithic semiconductive substrate and the source and the drain are formed adjacent to the surface.
- 26. A power semiconductor switching device comprising a flip chip configuration configured to conduct power currents in excess of one Ampere.
- 27. A power current switching method comprising:
providing a power transistor comprising a planar configuration and having a plurality of electrically coupled sources and a plurality of electrically coupled drains; receiving a control signal; and selectively conducting power currents intermediate the electrically coupled source and electrically coupled drains within responsive to the control signal.
- 28. The method of claim 27 wherein the providing the power transistor comprises coupling at least one thousand planar transistors in parallel.
- 29. The method of claim 27 wherein the providing the power transistor comprises coupling a plurality of gates of a plurality of transistors in parallel.
- 30. The method of claim 27 wherein the selectively conducting comprises selectively conducting power currents comprising currents in excess of one Ampere.
- 31. The method of claim 27 wherein the providing the power transistor comprises providing the power transistor in a semiconductive die having a flip chip configuration.
- 32. The method of claim 27 wherein the providing the power transistor comprises providing the power transistor comprising body diode circuitry intermediate the electrically coupled sources and the electrically coupled drains.
- 33. The method of claim 27 wherein the providing the power transistor comprises providing the power transistor comprising body d iode circuitry conf igured as an n-channel field effect transistor having a gate and a source electrically coupled.
- 34. The method of claim 27 wherein the providing the power transistor comprises providing the powertransistor comprising body diode circuitry configured as a p-channel field effect transistor.
- 35. The method of claim 27 wherein the providing the power transistor comprises providing the power transistor comprising a bypass capacitor intermediate the electrically coupled sources and a Vdd contact.
- 36. The method of claim 35 further comprising charging a plurality of electrically coupled gates of the power transistor using the bypass capacitor.
- 37. The method of claim 27 wherein the providing the power transistor comprises providing a plurality of MOSFET devices.
- 38. A method of forming a power semiconductor switching device configured to conduct power currents comprising:
forming at least one thousand planar field effect transistors individually having a source, a drain and a gate adjacent to a common surface of a semiconductive substrate; electrically coupling the sources of the field effect transistors; electrically coupling the drains of the field effect transistors; and electrically coupling the gates of the field effect transistors.
- 39. The method of claim 38 wherein the electrical couplings comprises coupling respective ones of the sources, the drains and the gates in parallel.
- 40. The method of claim 38 further comprising forming the field effect transistors using a flip chip semiconductive die.
- 41. The method of claim 38 further comprising forming body diode circuitry intermediate the electrically coupled sources and the electrically coupled drains.
- 42. The method of claim 41 wherein the forming the body diode circuitry comprises forming circuitry configured as an n-channel field effect transistor having a gate and a source electrically coupled.
- 43. The method of claim 41 wherein the forming the body diode circuitry comprises forming circuitry configured as a p-channel field effect transistor.
- 44. The method of claim 38 further comprising forming a bypass capacitor intermediate the electrically coupled sources and a Vdd contact.
- 45. The method of claim 38 further comprising forming a bypass capacitor configured to charge a plurality of electrically coupled gates of the power transistor.
- 46. The method of claim 38 further comprising forming a plurality metallization layers above the common surface, and wherein the electrically couplings individually comprise electrical coupling using the metallization layers.
- 47. The method of claim 46 further comprising forming at least one horizontal interconnect layer upon and coupled with respective portions of the metallization layers.
- 48. The method of claim 46 wherein the forming comprises forming the at least one thousand planar field effect transistors to comprise MOSFET devices.
- 49. A method of forming a power semiconductor switching device comprising:
forming a plurality of planar submicron MOSFET devices; and coupling the planar submicron MOSFET devices in parallel to collectively conduct power currents in excess of one Ampere.
- 50. A method of forming a power semiconductor switching device comprising:
providing a semiconductor die in a flip chip configuration; coupling a plurality of planar field effect transistors of semiconductor die in parallel to enable conduction of power currents in excess of one Ampere.
CROSS REFERENCE TO RELATED APPLICATION
[0001] This application claims priority from U.S. Provisional Application Serial No. 60/217,860, which was filed on Jul. 13, 2000, titled “Low Cost Ultra-Low On-Resistance High-Current Switching MOSFET for Low Voltage Power Conversion”, naming Richard C. Eden and Bruce A. Smetana as inventors, and which is incorporated by reference herein.
PATENT RIGHTS STATEMENT
[0002] This invention was made with Government support under Contract No. MDA-904-99-C-2644/0000 awarded bythe Maryland Procurement Office of the National Security Agency (NSA). The Government has certain rights in this invention.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60217860 |
Jul 2000 |
US |