Substrate support with thermal zones for semiconductor processing

Information

  • Patent Grant
  • 10720346
  • Patent Number
    10,720,346
  • Date Filed
    Wednesday, June 15, 2016
    7 years ago
  • Date Issued
    Tuesday, July 21, 2020
    3 years ago
Abstract
A substrate support in a semiconductor plasma processing apparatus, comprises multiple independently controllable thermal zones arranged in a scalable multiplexing layout, and electronics to independently control and power the thermal zones. A substrate support in which the substrate support is incorporated includes an electrostatic clamping electrode and a temperature controlled base plate. Methods for manufacturing the substrate support include bonding together ceramic or polymer sheets having thermal zones, power supply lines, power return lines and vias.
Description
BACKGROUND OF THE DISCLOSURE

With each successive semiconductor technology generation, substrate diameters tend to increase and transistor sizes decrease, resulting in the need for an ever higher degree of accuracy and repeatability in substrate processing. Semiconductor substrate materials, such as silicon substrates, are processed by techniques which include the use of vacuum chambers. These techniques include non plasma applications such as electron beam deposition, as well as plasma applications, such as sputter deposition, plasma-enhanced chemical vapor deposition (PECVD), resist strip, and plasma etch.


Plasma processing systems available today are among those semiconductor fabrication tools which are subject to an increasing need for improved accuracy and repeatability. One metric for plasma processing systems is increased uniformity, which includes uniformity of process results on a semiconductor substrate surface as well as uniformity of process results of a succession of substrates processed with nominally the same input parameters. Continuous improvement of on-substrate uniformity is desirable. Among other things, this calls for plasma chambers with improved uniformity, consistency and self diagnostics.


SUMMARY OF THE INVENTION

In accordance with one embodiment, a heating plate for a substrate support assembly used to support a semiconductor substrate in a semiconductor plasma processing apparatus, comprises heater zones comprising at least first, second, third and fourth heater zones laterally distributed across the heating plane, electrically conductive power supply lines comprising at least a first power supply line electrically connected to the first and second heater zones and a second power supply line electrically connected to the third and fourth heater zones, electrically conductive power return lines comprising at least a first power return line electrically connected to the first and third heater zones, and a second power return line electrically connected to the second and fourth heater zones.





BRIEF DESCRIPTION OF DRAWINGS


FIG. 1 is a schematic of the cross-sectional view of a substrate support assembly in which a heating plate with an array of heater zones is incorporated, the substrate support assembly also comprising an electrostatic chuck (ESC).



FIG. 2 illustrates the topological connection between power supply and power return lines to an array of heater zones in one embodiment of a heating plate which can be incorporated in a substrate support assembly.



FIG. 3A shows an embodiment wherein the power supply lines and the heater zones are on the same plane.



FIG. 3B shows the power return lines on a plane separated from the plane in FIG. 3A by an electrically insulating layer and the power return lines are connected to the heater zones through vias extending through the electrically insulating layer.



FIG. 3C is a schematic of the cross-sectional view of a substrate support assembly in which the heating plate of FIGS. 3A and 3B is incorporated.



FIG. 4A shows an embodiment wherein the power supply lines and the heater zones are on the same plane.



FIG. 4B shows a plane separated from the plane in FIG. 4A by an electrically insulating layer wherein the power supply lines are connected to leads in this plane through vias, and brought to a single hole in the cooling plate (not shown). The power return lines on this plane are connected to the heater zones through vias extending between this plane and the plane in FIG. 4A. The power return lines are also brought to a single hole in the cooling plate (not shown).



FIG. 5A shows an embodiment wherein the heater zones are on a plane without the power supply lines or power return lines on that plane. The heater zones are connected to power supply lines and power return lines on one or more different planes through vias.



FIG. 5B shows the power supply lines on a second plane separated from the plane in FIG. 5A by an electrically insulating layer. The power supply lines are connected to the heater zones through vias extending between the two planes in FIGS. 5A and 5B.



FIG. 5C shows the power return lines on a third plane separated from the planes in FIGS. 5A and 5B by another electrically insulating layer. The power return lines are connected to the heater zones through vias extending between all three planes in FIG. 5A-C. The leads connected to the power supply lines in FIG. 5B are also routed through feedthroughs in this plane.



FIG. 5D is a schematic of the cross-sectional view of a substrate support assembly in which the heating plate in FIG. 5A-C is incorporated.



FIG. 5E is a schematic of the cross-sectional view of a substrate support assembly in which an alternative heating plate in FIG. 5A-C is incorporated.



FIG. 6 is a schematic of the cross-sectional view of a substrate support assembly in which a heating plate is incorporated, the substrate support assembly further including a primary heater layer above the array of heater zones, the primary heater located on an additional plane separated from all the planes in the heating plate by an electrically insulating layer.



FIG. 7A is a schematic of an exemplary plasma processing chamber, which can include a substrate support assembly with the heating plate described herein.



FIG. 7B is a schematic of an RF isolation approach.



FIG. 8 shows a block diagram of signal flow in one embodiment of the control electronics for the substrate support assembly.





DETAILED DESCRIPTION

Radial and azimuthal substrate temperature control in a semiconductor processing apparatus to achieve desired critical dimension (CD) uniformity on the substrate is becoming more demanding. Even a small variation of temperature may affect CD to an unacceptable degree, especially as CD approaches sub-100 nm in semiconductor fabrication processes.


A substrate support assembly may be configured for a variety of functions during processing, such as supporting the substrate, tuning the substrate temperature, and power supplying radio frequency power. The substrate support assembly can comprise an electrostatic chuck (ESC) useful for electrostatically clamping a substrate onto the substrate support assembly during processing. The ESC may be a tunable ESC (T-ESC). A T-ESC is described in commonly assigned U.S. Pat. Nos. 6,847,014 and 6,921,724, which are hereby incorporated by reference. The substrate support assembly may comprise a ceramic substrate holder, a fluid-cooled heat sink (hereafter referred to as cooling plate) and a plurality of concentric heater zones to realize step by step and radial temperature control. Typically, the cooling plate is maintained between 0° C. and 30° C. The heaters are located on the cooling plate with a layer of thermal insulator in between. The heaters can maintain the support surface of the substrate support assembly at temperatures about 0° C. to 80° C. above the cooling plate temperature. By changing the heater power within the plurality of heater zones, the substrate support temperature profile can be changed between center hot, center cold, and uniform. Further, the mean substrate support temperature can be changed step by step within the operating range of 0 to 80° C. above the cooling plate temperature. A small azimuthal temperature variation poses increasingly greater challenges as CD decreases with the advance of semiconductor technology.


Controlling temperature is not an easy task for several reasons. First, many factors can affect heat transfer, such as the locations of heat sources and heat sinks, the movement, materials and shapes of the media. Second, heat transfer is a dynamic process. Unless the system in question is in heat equilibrium, heat transfer will occur and the temperature profile and heat transfer will change with time. Third, non-equilibrium phenomena, such as plasma, which of course is always present in plasma processing, make theoretical prediction of the heat transfer behavior of any practical plasma processing apparatus very difficult if not impossible.


The substrate temperature profile in a plasma processing apparatus is affected by many factors, such as the plasma density profile, the RF power profile and the detailed structure of the various heating the cooling elements in the chuck, hence the substrate temperature profile is often not uniform and difficult to control with a small number of heating or cooling elements. This deficiency translates to non-uniformity in the processing rate across the whole substrate and non-uniformity in the critical dimension of the device dies on the substrate.


In light of the complex nature of temperature control, it would be advantageous to incorporate multiple independently controllable heater zones in the substrate support assembly to enable the apparatus to actively create and maintain the desired spatial and temporal temperature profile, and to compensate for other adverse factors that affect CD uniformity.


Described herein is a heating plate for a substrate support assembly in a semiconductor processing apparatus with multiple independently controllable heater zones. This heating plate comprises a scalable multiplexing layout scheme of the heater zones and the power supply and power return lines. By tuning the power of the heater zones, the temperature profile during processing can be shaped both radially and azimuthally. Although this heating plate is primarily described for a plasma processing apparatus, this heating plate can also be used in other semiconductor processing apparatuses that do not use plasma.


Also described are methods for manufacturing this heating plate, a substrate support assembly comprising such a heating plate, and methods for powering and controlling a substrate support assembly comprising such a heating plate.


The heater zones in this heating plate are preferably arranged in a defined pattern, for example, a rectangular grid, a hexagonal grid, a polar array, concentric rings or any desired pattern. Each heater zone may be of any suitable size and may have one or more heater elements. All heater elements in a heater zone are turned on or off together. To minimize the number of electrical connections, power supply and power return lines are arranged such that each power supply line is connected to a different group of heater zones and each power return line is connected to a different group of heater zones with each heater zone being in one of the groups connected to a particular power supply line and one of the groups connected to a particular power return line. No two heater zones are connected to the same pair of power supply and power return lines. Thus, a heater zone can be activated by directing electrical current through a pair of power supply and power return lines to which this particular heater zone is connected. The power of the heater elements is preferably smaller than 20 W, more preferably 5 to 10 W. The heater elements may be resistive heaters, such as polyimide heaters, silicone rubber heaters, mica heaters, metal heaters (e.g. W, Ni/Cr alloy, Mo or Ta), ceramic heaters (e.g. WC), semiconductor heaters or carbon heaters. The heater elements may be screen printed, wire wound or etched foil heaters. In one embodiment, each heater zone is not larger than four device dies being manufactured on a semiconductor substrate, or not larger than two device dies being manufactured on a semiconductor substrate, or not larger than one device die being manufactured on a semiconductor substrate, or between 2 and 3 cm2 in area to correspond to the device dies on the substrate. The thickness of the heater elements may range from 2 micrometers to 1 millimeter, preferably 5-80 micrometers. To allow space between heater zones and/or power supply and power return lines, the total area of the heater zones may be up to 90% of the area of the upper surface of the substrate support assembly, e.g. 50-90% of the area. The power supply lines or the power return lines (power lines, collectively) may be arranged in gaps ranging from 1 to 10 mm between the heater zones, or in separate planes separated from the heater zones plane by electrically insulating layers. The power supply lines and the power return lines are preferably made as wide as the space allows, in order to carry large current and reduce Joule heating. In one embodiment, in which the power lines are in the same plane as the heater zones, the width of the power lines is preferably between 0.3 mm and 2 mm. In another embodiment, in which the power lines are on different planes than the heater zones, the width of the power lines can be as large as the heater zones, e.g. for a 300 mm chuck, the width can be 1 to 2 inches. The materials of the power supply and power return lines may be the same as or different from the materials of the heater elements. Preferably, the materials of the power supply and power return lines are materials with low resistivity, such as Cu, Al, W, Inconel® or Mo.



FIGS. 1-2 show a substrate support assembly comprising one embodiment of the heating plate having an array of heater zones 101 incorporated in two electrically insulating layers 104A and 104B. The electrically insulating layers may be a polymer material, an inorganic material, a ceramic such as silicon oxide, alumina, yttria, aluminum nitride or other suitable material. The substrate support assembly further comprises (a) an ESC having a ceramic layer 103 (electrostatic clamping layer) in which an electrode 102 (e.g. monopolar or bipolar) is embedded to electrostatically clamp a substrate to the surface of the ceramic layer 103 with a DC voltage, (b) a thermal barrier layer 107, (c) a cooling plate 105 containing channels 106 for coolant flow.


As shown in FIG. 2, each of the heater zones 101 is connected to one of the power supply lines 201 and one of the power return lines 202. No two heater zones 101 share the same pair of power supply 201 and power return 202 lines. By suitable electrical switching arrangements, it is possible to connect a pair of power supply 201 and power return 202 lines to a power supply (not shown), whereby only the heater zone connected to this pair of lines is turned on. The time-averaged heating power of each heater zone can be individually tuned by time-domain multiplexing. In order to prevent crosstalk between different heater zones, a rectifier 250 (e.g. a diode) may be serially connected between each heater zone and the power supply lines connected thereto (as shown in FIG. 2), or between each heater zone and the power return lines connected thereto (not shown). The rectifier can be physically located in the heating plate or any suitable location. Alternatively, any current blocking arrangement such as solid state switches can be used to prevent crosstalk.



FIGS. 3A, 3B and 3C show a substrate support assembly comprising an ESC, a cooling plate, and one embodiment of the heating plate wherein the heater zones 101 and power supply lines 201 are arranged in a first plane 302, and the power return lines 202 are arranged in a second plane 303 separated from the first plane 302 by an electrically insulating layer 304. The power return lines 202 are connected to the heater zones 101 by conductive vias 301 in the electrically insulating layer 304, extending between the first plane 302 and the second plane 303.


In use, the power supply lines 201 and power return lines 202 are connected to circuitry external to the heating plate through holes or conduits in the cooling plate. It should be appreciated that the presence of holes or conduits in the cooling plate can affect the temperature uniformity of substrate support assembly adversely, therefore reducing the number of holes or conduits in the cooling plate can enhance temperature uniformity. In addition, a small number of holes makes placing them around the edge of the substrate support assembly possible. For example, a single power supply conduit in the cooling plate can be used to feed electrical leads to the power supply lines 201. In one embodiment (FIGS. 4A and 4B), the heater zones 101 and power supply lines 201 are arranged in a first plane 402. The power supply lines 201 are connected to leads 404 in a second plane 403 through conductive vias 301 extending between the first plane 402 and the second plane 403. The second plane 403 is separated from the first plane 402 by an electrically insulating layer (not shown). The power return lines 202 are arranged in the second plane 403 and are connected to the heater zones 101 through conductive vias 301 extending between the first plane 402 and the second plane 403. In the second plane 403, the leads 404 are brought through a hole or conduit 401 in the cooling plate while maintaining electrical insulation between the leads. Similarly, the power return lines 202 are connected to leads 405 brought through a hole or conduit 406 in the cooling plate while maintaining electrical insulation between the leads 405.



FIGS. 5A, 5B, 5C and 5D show a substrate support assembly comprising yet another embodiment of the heating plate, the heater zones 101 are arranged in a first plane 501; the power supply lines 201 are arranged in a second plane 502; and the power return lines 202 are arranged in a third plane 503. The first plane 501, second plane 502 and third plane 503 are separated from each other by electrically insulating layers 504 and 304. The power supply lines 201 and power return lines 202 are connected to the heater zones 101 through conductive vias 301 in the electrically insulating layers 304 and 504, extending between the planes 501, 502 and 503. Leads (not shown) connected to the power supply lines 201 are routed through holes or conduits 505 in the layer 504. It should be appreciated that the planes 501, 502 and 503 may be arranged in any order in the vertical direction, provided that the vias and conduits are suitably arranged. Preferably, the heaters are arranged closest to the substrate support assembly upper surface. FIG. 5E shows an embodiment wherein each heater zone 101 is connected to the power return line 202 through a rectifier 506 (e.g. a diode). The rectifier 506 only allows electric current flowing from the power supply line 201 through the heater zone 101 to the power return line 202, and thus prevents crosstalk between heater zones.


The substrate support assembly can comprise an additional electrically insulating layer 604 in which one or more additional heaters (hereafter referred to as primary heaters 601) are incorporated (FIG. 6). Preferably, the primary heaters 601 are individually controlled high-power heaters. The power of the primary heaters is between 100 and 10000 W, preferably, between 1000 and 5000 W. The primary heaters may be arranged as a rectangular grid, concentric annular zones, radial zone or combination of annular zones and radial zones. The primary heaters may be used for changing the mean temperature, tuning the radial temperature profile, or step-by-step temperature control on the substrate. The primary heaters may be located above or below the heater zones of the heating plate.


In one embodiment, at least one of the insulating layers in the heating plate is a sheet of polymer material.


In another embodiment, at least one of the insulating layers in the heating plate is a sheet of inorganic material such as ceramic or silicon oxide. Examples of suitable insulating and conductive material for use in manufacture of ceramic chucks are disclosed in commonly assigned U.S. Pat. No. 6,483,690, the disclosure of which is hereby incorporated by reference.


A substrate support assembly can comprise an embodiment of the heating plate, wherein each heater zone of the heating plate is of similar size to or smaller than a single device die or group of device dies on the substrate so that the substrate temperature, and consequently the plasma etching process, can be controlled for each device die position to maximize the yield of devices from the substrate. The scalable architecture of the heating plate can readily accommodate the number of heater zones required for die-by-die substrate temperature control (typically more than 100 dies on a substrate of 300-mm diameter) with minimal number of power supply lines, power return lines, and feedthroughs in the cooling plate, thus reduces disturbance to the substrate temperature, the cost of manufacturing and complexity of the substrate support assembly. Although not shown, the substrate support assembly can comprise features such as lift pins for lifting the substrate, helium back cooling, temperature sensors for providing temperature feedback signals, voltage and current sensors for providing heating power feedback signals, power feed for heaters and/or clamp electrode, and/or RF filters.


In one embodiment of the method for manufacturing the heating plate, where the insulating layers are ceramic, the insulating layers may be formed by depositing the ceramic on a suitable substrate using techniques such as plasma spraying, chemical vapor deposition or sputtering. This layer can be an initial starting layer or one of the insulating layers of the heating plate.


In one embodiment of the method for manufacturing the heating plate, where the insulating layers are ceramic, the insulating layers may be formed by pressing a mixture of ceramic powder, binder and liquid into sheets and drying the sheets (hereafter referred as green sheets). The green sheets can be about 0.3 mm in thickness. The vias may be formed in the green sheets by punching holes in the green sheets. The holes are filled with a slurry of conducting powder. The heater elements, power supply and power return lines may be formed by: screen printing a slurry of conducting powder (e.g. W, WC, doped SiC or MoSi2), pressing a precut metal foil, spraying a slurry of conducting powder, or any other suitable technique. Recesses for accommodating any rectifiers such as diodes may be pressed during the forming process of the green sheets or cut in the green sheets after the forming process. Discrete component rectifiers may be mounted into these recesses. Multiple green sheets with a variety of components (power lines, vias, rectifiers and heater elements) are then aligned, pressed and sintered to form an entire heating plate.


In another embodiment of the method for manufacturing the heating plate, where the insulating layers are ceramic, the insulating layers may be formed by pressing a mixture of ceramic powder, binder and liquid into green sheets and drying the green sheets. The green sheets can be about 0.3 mm in thickness. Holes are punched in the green sheets for accommodating vias. Recesses for accommodating any rectifiers such as diodes may be pressed during the forming process of the green sheets or cut in the green sheets after the forming process. Then, individual green sheets are sintered. The holes in the sintered sheets for accommodating vias are filled with a slurry of conducting power. The heater elements, power supply and power return lines may be screen printed with a slurry of conducting powder (e.g. W, WC, doped SiC or MoSi2), or be formed using any other suitable technique, on the sintered sheets. Discrete component rectifiers may be mounted into the recesses in the sintered sheets. Multiple sintered sheets with a variety of components (lines, vias, rectifiers and heater elements) are then aligned and bonded with an adhesive to form an entire heating plate.


In one embodiment where the insulating layers are silicon oxide sheets, the insulating layers may be formed by depositing a thin film silicon oxide onto a suitable substrate using techniques such as evaporation, sputtering, PVD, CVD, PECVD.


In one preferred embodiment of the method for manufacturing the heating plate, a thin metal sheet (component layer) such as Al, Inconel® or Cu foil, is bonded (e.g. heat pressed, adhered with adhesive) to a first polymer film such as polyimide. A patterned resist film is applied to the surface of the component layer wherein the patterns define the shapes and positions of the electrical components such as heater elements, power supply lines or power return lines. The exposed metal is chemically etched and the resist pattern is retained in the remaining metal sheet. The resist is then removed by dissolution in a suitable solvent or dry stripping. A second polymer film with holes for accommodating vias (via layer) is aligned and bonded to the first polymer film. The sidewalls of the holes may be coated by plating metal therein. Any suitable number of component layers and via layers may be incorporated serially. Finally, exposed metal components are covered by a continuous polymer film for electrical insulation.


In another embodiment, the heater elements, power supply and power return lines are made of metal films deposited (e.g. plasma sprayed, electroplated, chemical vapor deposition, or sputtered) on an insulating layer or substrate (e.g. a green sheet).


In another embodiment, the heater elements, power supply and power return lines are made of a thin layer of amorphous conductive inorganic film such as indium tin oxide deposited (e.g. electroplated, chemical vapor deposition, or sputtered) on an insulating layer or substrate (e.g. a green sheet).


In yet another embodiment, the heater elements, power supply and power return lines are made of a thin layer of conductive ceramic film deposited (e.g. chemical vapor deposition, or sputtered) on an insulating layer or substrate (e.g. a green sheet).


In one embodiment, the power supply and power return lines in the heating plate may be connected to the external circuitry by terminal connectors such as spring tipped passthroughs embedded in but electrically insulated from the cooling plate.


In another embodiment, the power supply and power return lines in the heating plate may be connected to the external circuitry by attaching (soldered, bonded with conductive adhesive or spot welded) lead wires to the power supply and power return lines and threading these lead wires through holes or conduits in the cooling plate.


In a plasma processing system, the RF power applied in the plasma processing chamber is usually above 100 W, sometimes above 1000 W. The amplitude of RF voltages can exceed a kilovolt. Such strong RF power can easily affect the operation of the control and power circuit of the heater zones without proper filtration or isolation. An RF filter can be used to shunt the RF power away from the control and power circuit. An RF filter may be a simple broad-band filter or a tuned-filter for the specific RF frequencies used in the plasma processing system. An RF isolator, in contrast, eliminates direct electrical connection between any RF-coupled components and the control and power circuit. An RF isolator may be an optical coupler or a transformer.


As an overview of how a plasma processing chamber operates, FIG. 7A shows a schematic of a plasma processing chamber comprising a chamber 713 in which an upper showerhead electrode 703 and a substrate support assembly 704 are disposed. A substrate 712 is loaded through a loading port 711 onto the substrate support assembly 704. A gas line 709 supplies process gas to the upper showerhead electrode 703 which delivers the process gas into the chamber. A gas source 708 (e.g. a mass flow controller power supplying a suitable gas mixture) is connected to the gas line 709. A RF power source 702 is connected to the upper showerhead electrode 703. In operation, the chamber is evacuated by a vacuum pump 710 and the RF power is capacitively coupled between the upper showerhead electrode 703 and a lower electrode in the substrate support assembly 704 to energize the process gas into a plasma in the space between the substrate 712 and the upper showerhead electrode 703. The plasma can be used to etch device die features into layers on the substrate 712. The substrate support assembly 704 may have heaters incorporated therein. It should be appreciated that while the detailed design of the plasma processing chamber may vary, RF power is coupled through the substrate support assembly 704.



FIG. 7B shows a schematic of an embodiment of RF filtration or isolation, wherein no filters or isolators are connected on the heater zone power supply and power return lines and the control and power circuit 705 is connected to a filter or isolator 706B, which is connected to the electric ground 701. The primary heaters (not shown), if present in the substrate support assembly, preferably have separate filters or isolators due to their high power. In this approach, the control and power circuit 705 floats at the RF potential or “high side”. This approach allows multiple heater zones to share only one filter or isolator.


All the high side circuitry can be housed inside a local floating Faraday cage immediately under the substrate support assembly base structure.


Alternatively, an isolation transformer is used as the single filter or isolator 706B to isolate the power and control circuitry 705 from the RF. The control and power circuitry 705 of the heater zones should be capable of operating at relatively high frequency (25 to 250 KHz) because the transformer strongly attenuates DC and low frequency transmission. The control and power circuitry is referenced to a single floating potential (floating ground). This requires that the control and power circuitry connected to this isolation transformer must be subject to very similar RF exposure. If the RF potentials differ substantially between two groups of control and power circuits, significant RF current flows between these groups. In this scenario, each group must have its own filter or isolator, or there must be a filter or isolator between these groups.


The filter or isolator 706B may be physically located in the plasma processing chamber or any other suitable location.


One embodiment of the heater control electronics is depicted in FIG. 8. A low side controller 809 may be a microcontroller unit (MCU) or a higher level device such as a computer (PC). Through an optical coupler 807, the low side controller communicates digitally to the high side MCU 805 which interacts with the heater zones 801, sensors 803, and any auxiliary circuits 802. If the high side MCU 805 has sufficient capability and local memory, any set-point and program may be preloaded into the high side MCU 805 before each run, thus eliminating the need of a real-time link to the low side controller 809. 804 represents one-way communication links between modules. 806 represents two-way communication links between modules.


In one embodiment of time-domain multiplexing schemes, the high side MCU supplies power to each heater zone power supply line sequentially. Only one power supply line is connected to a power supply at the same time. During the time when one power supply line is powered, the high side MCU may keep any or all power return lines connected to the floating reference for a portion of this duration. A heater zone is turned on when at least one of the power supply lines connected to this heater zone is connected to the power supply, and at least one of the power return lines connected to this heater zone is connected to the floating reference. The average power of a heater zone is directly proportional to the average duration it is turned on. Alternatively, during the time when one power supply line is powered, the high side MCU may keep any or all power return lines connected to the floating reference for this entire duration and regulate the power transmitted to each heater zone that is turned on.


For example, with a 10-by-10 grid of heater zones, heater zones in row number N are connected to a power supply line number N; heater zones in column number M are connected to a power return line number M. The high side MCU may control heating such that each of the power supply lines is connected to the power supply for 100 ms, sequentially. For example, during the 100 ms of time when power supply line number 3 is connected to the power supply, the MCU is operable to connect power return lines number 7, 8, and 9 to the floating reference for 10, 50 and 100 ms, respectively, as directed by the particular heating requirement during this 100 ms. Thus, the heater zone in row number 3 and column number 7 has a duty cycle of 1%; the heater zone in row number 3 and column number 8 has a duty cycle of 5%; the heater zone in row number 3 and column number 9 has a duty cycle of 10%. In this particular example, the maximum peak power for each heater zone would be set to ten times the average maximum power desired.


In order to prevent detectable temperature modulation, the switching frequencies and the entire multiplexing scheme are preferably sufficiently rapid that each heater zone gets addressed frequently (at least 1 Hz). Additional loop control may be implemented using feedback data from one of more temperature sensors. Voltage and current sensors can also be implemented if desired. These sensors can be configured to measure parameters such as temperatures on different locations on the substrate and power of heater zones. These measured parameters are sent to the control and power circuit to be compared with set targets of these parameters so that the control and power circuit can adjust the power delivered to the heater zones accordingly in order to minimize the difference between the measured parameters and their set targets.


While a heating plate, methods of manufacturing the heating plate, a substrate support assembly comprising the heating plate, and a method of using a plasma processing chamber containing the substrate support assembly have been described in detail with reference to specific embodiments thereof, it will be apparent to those skilled in the art that various changes and modifications can be made, and equivalents employed, without departing from the scope of the appended claims. For instance, the substrate support assembly can include temperature sensors for monitoring substrate temperature, a power feed arrangement to power the ESC with desired clamping voltage, a lifting pin arrangement for raising and lowering a substrate, a heat transfer gas feed arrangement for supplying gas such as helium to the underside of the substrate, a temperature controlled liquid feed arrangement to supply heat transfer liquid to the cooling plate, a power feed arrangement to individually power primary heaters above or below the thermal zones, a power feed arrangement to supply RF power at one or more frequencies to a lower electrode incorporated in the substrate support assembly, and the like.

Claims
  • 1. A electrostatic chuck configured to support a semiconductor substrate in a semiconductor processing apparatus, the electrostatic chuck comprising: a plurality of thermal zones implemented in the electrostatic chuck;power supply lines comprising a first electrically conductive power supply line electrically connected to at least two of the plurality of thermal zones and a second electrically conductive power supply line electrically connected to at least two of the plurality of thermal zones, wherein the at least two of the plurality of thermal zones connected to the second electrically conductive power supply line are different than the at least two of the plurality of thermal zones connected to the first electrically conductive power supply line; andpower return lines comprising a first electrically conductive power return line electrically connected to at least two of the plurality of thermal zones and a second electrically conductive power return line electrically connected to at least two of the plurality of thermal zones, wherein the at least two of the plurality of thermal zones connected to the second electrically conductive power return line are different than the at least two of the plurality of thermal zones connected to the first electrically conductive power return line, andwherein each of the plurality of thermal zones is connected to a different pair of the power supply lines and the power return lines, andeach of the different pairs includes one of the power supply lines and one of the power return lines.
  • 2. The electrostatic chuck of claim 1, wherein one of: (a) the plurality of thermal zones and the power supply lines are in a first plane, the power return lines are in a second plane parallel to the first plane, the first plane and the second plane are separated from one another by a first electrically insulating layer, and the power return lines are electrically connected to the plurality of thermal zones by vias extending vertically in the first electrically insulating layer;(b) the plurality of thermal zones and the power return lines are in the first plane, the power supply lines are in the second plane parallel to the first plane, the first plane and the second plane are separated from one another by the first electrically insulating layer, and the power supply lines are electrically connected to the plurality of thermal zones by vias extending vertically in the first electrically insulating layer; or(c) the plurality of thermal zones are in the first plane, the power supply lines are in the second plane parallel to the first plane, the power return lines are in a third plane parallel to the first plane, the first plane and the second plane are separated by the first electrically insulating layer, the second plane and the third plane are separated by a second electrically insulating layer, and the power supply lines and power return lines are electrically connected to the plurality of thermal zones by vias extending through the electrically insulating layers.
  • 3. The electrostatic chuck of claim 1, wherein the plurality of thermal zones are sized such that an area of each of the plurality of thermal zones is one of: (a) 2 to 3 square centimeters;(b) 1 to 15 square centimeters; and(c) 16 to 100 square centimeters.
  • 4. The electrostatic chuck of claim 2, wherein the first electrically insulating layer comprises at least one of a polymer material or a ceramic material.
  • 5. The electrostatic chuck of claim 1, wherein a total number of the power supply lines and the power return lines is equal to or less than a total number of the plurality of thermal zones.
  • 6. The electrostatic chuck of claim 1, wherein a total area of the plurality of thermal zones is from 50% to 90% of an upper surface of the electrostatic chuck.
  • 7. The electrostatic chuck of claim 1, wherein: the plurality of thermal zones are arranged in a rectangular grid, a hexagonal grid or concentric rings; andthe plurality of thermal zones are separated from each other by gaps at least 1 millimeter in width and at most 10 millimeters in width.
  • 8. The electrostatic chuck of claim 1, further comprising a plurality of rectifiers, wherein each of the plurality of rectifiers is serially connected between a respective one of the plurality of thermal zones, anda respective one of the power supply lines or a respective one of the power return lines.
  • 9. The electrostatic chuck of claim 8, wherein the rectifiers include semiconductor diodes.
  • 10. The electrostatic chuck of claim 1, wherein the electrostatic chuck includes an electrostatic clamping layer having at least one clamping electrode configured to electrostatically clamp the semiconductor substrate on the electrostatic chuck.
  • 11. The electrostatic chuck of claim 10, further comprising a cooling plate, wherein: the power supply lines are connected to leads electrically insulated from each other and extended through at least one power supply conduit in the cooling plate; andthe power return lines are connected to leads electrically insulated from each other and extended through at least one power return conduit in the cooling plate.
  • 12. The electrostatic chuck of claim 10, further comprising a control and power circuit operable to selectively supply power to (a) only a first thermal zone, (b) only a second thermal zone, (c) only a third thermal zone, (d) only a fourth thermal zone, (e) only the first thermal zone and the second thermal zone, (f) only the first thermal zone and the third thermal zone, (g) only the second thermal zone and the fourth thermal zone, (h) only the third thermal zone and the fourth thermal zone, and (i) all of the plurality of thermal zones, wherein the plurality of thermal zones includes the first thermal zone, the second thermal zone, the third thermal zone and the fourth thermal zone.
  • 13. The electrostatic chuck of claim 12, further comprising at least one filter or isolator serially connected between the control and power circuit and electric ground.
  • 14. The electrostatic chuck of claim 13, wherein the at least one filter or isolator is a transformer.
  • 15. The electrostatic chuck of claim 10, further comprising at least one primary heater layer electrically insulated from the plurality of thermal zones, the power supply lines, and the power return lines, wherein: the at least one primary heater layer includes at least one heater configured to provide mean temperature control of the electrostatic chuck; andthe plurality of thermal zones are configured to provide radial and azimuthal temperature profile control of the electrostatic chuck.
  • 16. A method for plasma processing semiconductor substrates in a plasma processing chamber containing the electrostatic chuck of claim 10, the method comprising: (a) loading a semiconductor substrate into the processing chamber and positioning the semiconductor substrate on the electrostatic chuck;(b) determining a temperature profile that compensates for processing conditions affecting critical dimension uniformity;(c) heating the semiconductor substrate to conform to the temperature profile using the electrostatic chuck;(d) igniting plasma and processing the semiconductor substrate while controlling the temperature profile by independently controlled heating of thermal zones of the electrostatic chuck; and(e) unloading the semiconductor substrate from the processing chamber and repeating steps (a)-(e) with a different semiconductor substrate.
  • 17. The electrostatic chuck of claim 1, wherein: the plurality of thermal zones are in a first plane;the power supply lines are in a second plane parallel to the first plane;the power return lines are in a third plane parallel to the first plane;the first plane and the second plane are separated by a first electrically insulating layer;the second plane and the third plane are separated by a second electrically insulating layer; andthe power supply lines and power return lines are electrically connected to the plurality of thermal zones by vias extending through the electrically insulating layers.
  • 18. The electrostatic chuck of claim 17, further comprising: a first conduit; anda first plurality of leads extending through the first conduit and connecting to the plurality of thermal zones by the power supply lines and first ones of the vias,wherein the plurality of thermal zones.
  • 19. The electrostatic chuck of claim 18, further comprising: a second conduit; anda second plurality of leads extending through the second conduit and connecting to the plurality of thermal zones by the power return lines and second ones of the vias.
  • 20. The electrostatic chuck of claim 19, further comprising a cooling plate comprising the first conduit and the second conduit.
  • 21. The electrostatic chuck of claim 1, wherein: (a) an area of each of the plurality of thermal zones is one of 2-3 square centimeters, 1-15 centimeters squared, or 16-100 centimeters squared;(b) the electrostatic chuck includes 100 to 400 thermal zones; and(c) each of the plurality of thermal zones is scaled with sizes of device dies on the semiconductor substrate and the overall size of the semiconductor substrate.
  • 22. The electrostatic chuck of claim 10, further comprising a cooling plate, wherein the power supply lines and the power return lines are connected to terminal connectors embedded in the cooling plate.
  • 23. The electrostatic chuck of claim 1, wherein the plurality of thermal zones are sized such that: (a) the electrostatic chuck includes 100 to 400 thermal zones; or(b) each of the plurality of thermal zones is scaled with sizes of device dies on the semiconductor substrate and the overall size of the semiconductor substrate.
  • 24. The electrostatic chuck of claim 1, wherein the plurality of thermal zones are sized such that an area of each of the plurality of thermal zones is 2 to 3 square centimeters.
  • 25. The electrostatic chuck of claim 22, wherein each of the terminal connectors is a spring tipped passthrough embedded in and electrically insulated from the cooling plate.
RELATED APPLICATIONS

This application is a continuation application under 35 U.S.C. § 120 of U.S. patent application Ser. No. 14/062,216, filed Oct. 24, 2013, which is a divisional application of U.S. patent application Ser. No. 12/582,991, filed Oct. 21, 2009, now U.S. Pat. No. 8,637,794, the contents of which are hereby incorporated by their entirety by reference.

US Referenced Citations (155)
Number Name Date Kind
3311091 Kollerup Mar 1967 A
3440883 Lightner Apr 1969 A
3752956 Cahill et al. Aug 1973 A
3888106 Last et al. Jun 1975 A
5255520 O'Geary et al. Oct 1993 A
5414245 Hackleman May 1995 A
5504471 Lund Apr 1996 A
5515683 Kessler May 1996 A
5536918 Ohkase et al. Jul 1996 A
5591269 Arami et al. Jan 1997 A
5616024 Nobori et al. Apr 1997 A
5635093 Arena et al. Jun 1997 A
5665166 Deguchi et al. Sep 1997 A
5667622 Hasegawa et al. Sep 1997 A
5702624 Liao et al. Dec 1997 A
5740016 Dhindsa Apr 1998 A
5802856 Schaper Sep 1998 A
5851298 Ishii Dec 1998 A
5886866 Hausmann Mar 1999 A
5994675 Bethune et al. Nov 1999 A
6023052 Carl, Jr. et al. Feb 2000 A
6060697 Morita et al. May 2000 A
6091060 Getchel et al. Jul 2000 A
6095084 Shamouilian et al. Aug 2000 A
6100506 Colelli, Jr. et al. Aug 2000 A
6175175 Hull Jan 2001 B1
6222161 Shirakawa et al. Apr 2001 B1
6227141 Sharan et al. May 2001 B1
6271459 Yoo Aug 2001 B1
6310755 Kholodenko et al. Oct 2001 B1
6311091 Yamahira Oct 2001 B1
6353209 Schaper et al. Mar 2002 B1
6365879 Kubira et al. Apr 2002 B1
6403403 Mayer et al. Jun 2002 B1
6469283 Burkhart Oct 2002 B1
6475336 Hubacek Nov 2002 B1
6483690 Nakajima et al. Nov 2002 B1
6512207 Dress et al. Jan 2003 B1
6523493 Brcka Feb 2003 B1
6551445 Yokogawa et al. Apr 2003 B1
6566632 Katata et al. May 2003 B1
6612673 Giere et al. Sep 2003 B1
6664515 Natsuhara et al. Dec 2003 B2
6693262 Gerola et al. Feb 2004 B2
6700101 Decesari et al. Mar 2004 B2
6739138 Saunders et al. May 2004 B2
6740853 Johnson et al. May 2004 B1
6741446 Ennis May 2004 B2
6746616 Fulford et al. Jun 2004 B1
6795292 Grimard et al. Sep 2004 B2
6815365 Masuda et al. Nov 2004 B2
6825617 Kanno et al. Nov 2004 B2
6847014 Benjamin et al. Jan 2005 B1
6886347 Hudson et al. May 2005 B2
6888106 Hiramatsu May 2005 B2
6913571 Sevems Jul 2005 B2
6921724 Kamp et al. Jul 2005 B2
6921881 Ito et al. Jul 2005 B2
6956186 Ito et al. Oct 2005 B1
6979805 Arthur et al. Dec 2005 B2
6985000 Feder Jan 2006 B2
6989210 Gore Jan 2006 B2
7075031 Strang et al. Jul 2006 B2
7082261 Odagaki Jul 2006 B2
7141763 Moroz Nov 2006 B2
7143222 Fisher et al. Nov 2006 B2
7161121 Steger Jan 2007 B1
7173222 Cox et al. Feb 2007 B2
7175714 Ootsuka et al. Feb 2007 B2
7206184 Ennis Apr 2007 B2
7230204 Mitrovic et al. Jun 2007 B2
7250309 Mak et al. Jul 2007 B2
7268322 Kuibira et al. Sep 2007 B2
7274004 Benjamin et al. Sep 2007 B2
7275309 Matsuda et al. Oct 2007 B2
7279661 Okajima Oct 2007 B2
7297894 Tsukamoto Nov 2007 B1
7311782 Strang et al. Dec 2007 B2
7372001 Tachikawa et al. May 2008 B2
7396413 Chen et al. Jul 2008 B2
7396431 Chen et al. Jul 2008 B2
7415312 Barnett, Jr. et al. Aug 2008 B2
7417206 Nakamura Aug 2008 B2
7475551 Ghoshal Jan 2009 B2
7480129 Brown et al. Jan 2009 B2
7501605 Steger et al. Mar 2009 B2
7504006 Gopalraja et al. Mar 2009 B2
7718932 Steger May 2010 B2
7782583 Moon Aug 2010 B2
7893387 Ohata Feb 2011 B2
7940064 Segawa et al. May 2011 B2
7952049 Tsukamoto May 2011 B2
7968825 Jyousaka et al. Jun 2011 B2
8057602 Koelmel et al. Nov 2011 B2
8222574 Sorabji et al. Jul 2012 B2
8315510 Ueshima Nov 2012 B2
8546732 Singh Oct 2013 B2
8637794 Singh Jan 2014 B2
8680441 Singh Mar 2014 B2
8791392 Singh Jul 2014 B2
8809747 Pease Aug 2014 B2
8884194 Singh et al. Nov 2014 B2
9307578 Pease Apr 2016 B2
9392643 Singh et al. Jul 2016 B2
20020043528 Ito Apr 2002 A1
20020159216 Ennis Oct 2002 A1
20020185488 Natsuhara et al. Dec 2002 A1
20030075537 Okajima et al. Apr 2003 A1
20030160041 Hiramatsu Aug 2003 A1
20040195229 Szekeresch Oct 2004 A1
20040222210 Lin Nov 2004 A1
20050007136 Feder Jan 2005 A1
20050016465 Ramaswamy et al. Jan 2005 A1
20050016987 Hiramatsu Jan 2005 A1
20050056635 Suzuki et al. Mar 2005 A1
20050095776 Usuami May 2005 A1
20050215073 Nakamura et al. Sep 2005 A1
20050229854 Moroz Oct 2005 A1
20050241769 Satoyoshi et al. Nov 2005 A1
20060065367 Chen et al. Mar 2006 A1
20060151465 Lin et al. Jul 2006 A1
20060191637 Bluck et al. Aug 2006 A1
20060226123 Birang Oct 2006 A1
20070000918 Steinhauser et al. Jan 2007 A1
20070056953 Awazu Mar 2007 A1
20070062929 Mikumo Mar 2007 A1
20070125762 Cui et al. Jun 2007 A1
20070138161 Yamakawa Jun 2007 A1
20070209933 Yoshioka et al. Sep 2007 A1
20080029195 Lu Feb 2008 A1
20080049374 Morioka et al. Feb 2008 A1
20080092818 Fink Apr 2008 A1
20080202924 Bluck et al. Aug 2008 A1
20090000738 Benjamin Jan 2009 A1
20090031955 Lu Feb 2009 A1
20090173445 Yeom et al. Jul 2009 A1
20090183677 Tian et al. Jul 2009 A1
20090215201 Benjamin et al. Aug 2009 A1
20100044364 Mikumo Feb 2010 A1
20100055881 Shimizu Mar 2010 A1
20100078424 Tsukamoto et al. Apr 2010 A1
20100116788 Singh et al. May 2010 A1
20100163546 Nanno et al. Jul 2010 A1
20100257871 Venkatasubramanian et al. Oct 2010 A1
20100283565 Blakes Nov 2010 A1
20110005682 Savas et al. Jan 2011 A1
20110033175 Kasai et al. Feb 2011 A1
20110092072 Singh et al. Apr 2011 A1
20110143462 Gaff et al. Jun 2011 A1
20130068750 Gaff Mar 2013 A1
20130220989 Pease Aug 2013 A1
20140045337 Singh Feb 2014 A1
20140096909 Singh Apr 2014 A1
20150170977 Singh Jun 2015 A1
20160300741 Singh et al. Oct 2016 A1
Foreign Referenced Citations (46)
Number Date Country
101131955 Feb 2008 CN
1233651 Aug 2002 EP
601918 Jan 1985 JP
621176 Jan 1987 JP
62098610 Jan 1988 JP
06010391 Mar 1994 JP
06326022 Nov 1994 JP
H7-78668 Mar 1995 JP
H8-130184 May 1996 JP
H11-126743 May 1999 JP
2000236015 Aug 2000 JP
2000332089 Nov 2000 JP
200157370 Feb 2001 JP
2001126743 May 2001 JP
2002059579 Feb 2002 JP
2002538501 Nov 2002 JP
2003224056 Aug 2003 JP
2003524885 Aug 2003 JP
2004101106 Apr 2004 JP
2004152913 May 2004 JP
2004303736 Oct 2004 JP
2004319953 Nov 2004 JP
2005026120 Jan 2005 JP
2005123286 May 2005 JP
2005150370 Jun 2005 JP
2005294237 Oct 2005 JP
2005340760 Dec 2005 JP
2001102157 Nov 2006 JP
2006526289 Nov 2006 JP
2007081160 Mar 2007 JP
2007082374 Mar 2007 JP
2007149598 Jun 2007 JP
2007242913 Sep 2007 JP
2009267256 Nov 2009 JP
2010153730 Jul 2010 JP
201998028601 Aug 1998 KR
1020040031691 Apr 2004 KR
20050040729 May 2005 KR
1020050053464 Jun 2005 KR
20050121913 Dec 2005 KR
1020060067552 Jun 2006 KR
20080058109 Jun 2008 KR
WO-0111919 Feb 2001 WO
WO-0124581 Apr 2001 WO
WO-2008112673 Sep 2008 WO
WO-2011049620 Apr 2011 WO
Non-Patent Literature Citations (20)
Entry
International Search Report and Written Opinion dated May 7, 2012 for PCT/US2011/053558.
Commonly-Owned U.S. Appl. No. 13/234,473, filed Sep. 16, 2011.
Commonly-Owned U.S. Appl. No. 13/237,444, filed Sep. 20, 2011.
Commonly-Owned U.S. Appl. No. 13/238,396, filed Sep. 21, 2011.
Commonly-Owned U.S. Appl. No. 12/910,347, filed Oct. 22, 2010.
Commonly-Owned U.S. Appl. No. 12/582,991, filed Oct. 21, 2009.
Commonly-Owned U.S. Appl. No. 12/943,492, filed Nov. 10, 2009.
Office Action (Notification of the Final Office Action) dated Apr. 26, 2016, by the Korean Patent Office in corresponding Korean Patent Application No. 10-2013-7012033, and a Partial English Translation of the Office Action. (5 pages).
Notification of examination Opinions issued by the Taiwanese Patent Office dated Aug. 6, 2015 in corresponding Taiwanese Patent Application No. 100135308, with full English translation (4 pages).
Japanese Non-Final Rejection dated May 19, 2015 in corresponding Japanese Application No. 2013-534926 filed on Sep. 28, 2011 (7 pages).
International Search Report and Written Opinion dated Jul. 28, 2011 for PCT/US2010/002794.
Office Action (Notification of Reason(s) for Rejection) dated Apr. 7, 2015, by the Japanese Patent Office in the Japanese Patent Application No. 2012-535190, and an English Translation of the Office Action (4 pages).
Office Action (Notification of Examination Opinions) dated Jan. 11, 2016, by the Taiwanese Patent Office in he Taiwanese Patent Application No. 104128381, and an English Translation of the Office Action (9 pages).
Office Action dated Mar. 15, 2017 by the Japanese Patent Office in the Japanese Patent Application No. 2016-084104, and an English Translation of the Office Action (8 pages).
First Office Action for Taiwan Application No. 105119672 dated Sep. 30, 2017 with English translation; 9 pages.
Office Action for Korean Application No. 2016-7020062 dated Aug. 28, 2017 with partial English translation; 10 pages.
Ayars, Eric, “Bandgap in a Semiconductor Diode”, Advanced and Intermediate Instructional Labs Workshop, AAPT Summer Meeting, California State University, Chicago Jul. 20, 2008 http://phys.csuchico.edu/-eayars/publications/bandgap.pdf, 8 pps.
Notice of Reasons for Rejection issued by the Japanese Patent Office dated Jan. 29, 2016 in corresponding Japanese Patent Application No. 2015-216345, with full English translation (6 pages).
Examination Report dated Feb. 17, 2015 for Singapore Patent Appln No. 201202977-3.
Notification of Examination Opinions dated Nov. 27, 2014 for Taiwan Patent Appln No. 99135939.
Related Publications (1)
Number Date Country
20160300741 A1 Oct 2016 US
Divisions (1)
Number Date Country
Parent 12582991 Oct 2009 US
Child 14062216 US
Continuations (1)
Number Date Country
Parent 14062216 Oct 2013 US
Child 15183260 US