Claims
- 1. A method of making a multi-layered interconnect structure, comprising the steps of:
providing a thermally conductive layer including first and second opposing surfaces; laminating a first dielectric layer on said first opposing surface of said thermally conductive layer such that the first dielectric layer includes a first dielectric material, said laminating occurring at a pressure between a minimum pressure of about P1MIN and a maximum pressure of about P1MAX and at a temperature between a minimum temperature of about T1MIN and a maximum temperature of about T1MAX, wherein T1MAX constrains a ductility of the first dielectric layer to be at least about D1 following said laminating, and wherein T1MAX depends on D1 and on the first dielectric material; and laminating a second dielectric layer on said second opposing surface of said thermally conductive layer such that the second dielectric layer includes a second dielectric material, said laminating occurring at a pressure between a minimum pressure of about P2MIN and a maximum pressure of about P2MAX and at a temperature between a minimum temperature of about T2MIN and a maximum temperature of about T2MAX, wherein T2MAX constrains a ductility of the second dielectric layer to be at least about D2 following said laminating, and wherein T2MAX depends on D2 and on the second dielectric material.
- 2. The method of claim 1, wherein D1=8%, and wherein D2=8%.
- 3. The method of claim 1, wherein D1=100%, and wherein D2=100%.
- 4. The method of claim 1, wherein the first dielectric material comprises silica filled polytetrafluoroethylene, wherein P1MIN=1000 psi, wherein P1MAX=3000 psi, wherein T1MIN=670° F., and wherein T1MIN=695° F., wherein the second dielectric material comprises silica filled polytetrafluoroethylene, wherein P2MIN=1000 psi, wherein P2MAX=3000 psi, wherein T2MIN=670° F., and wherein T2MIN=695° F.
- 5. The method of claim 1, further comprising:
forming first and second pluralities of electrically conductive members on said first and second dielectric layers, respectively; forming a first electrically conductive layer within said first dielectric layer; forming a second electrically conductive layer within said first dielectric layer and positioned between said first electrically conductive layer and said thermally conductive layer, wherein said second electrically conductive layer comprises a first plurality of shielded signal conductors; forming a plated through hole through the multi-layered interconnect structure electrically connected to at least one member of said first plurality of electrically conductive members, to at least one of said first plurality of shielded signal conductors, and to at least one member of said second plurality of electrically conductive members; and forming a third dielectric layer on said first dielectric layer and on portions of said first plurality of electrically conductive members, said third dielectric layer substantially overlying said plated through hole, and wherein said third dielectric layer includes a first high density interconnect layer for providing an electrical path from a first electronic device to the first plurality of shielded signal conductors.
- 6. The method of claim 5, wherein said third dielectric layer includes a resin comprising an allylated polyphenylene ether.
- 7. A multi-layered interconnect structure, comprising:
a thermally conductive layer including first and second opposing surfaces; a first dielectric layer laminated to said first opposing surface of said thermally conductive layer such that the first dielectric layer includes a first dielectric material and has a ductility of at least about D1; and a second dielectric layer laminated to said second opposing surface of said thermally conductive layer such that the second dielectric layer includes a second dielectric material and has a ductility of at least about D2.
- 8. The multi-layered interconnect structure of claim 7, wherein D1=8%, and wherein D2=8%.
- 9. The multi-layered interconnect structure of claim 7, wherein D1=100%, and wherein D2=100%.
- 10 The multi-layered interconnect structure of claim 7, wherein the first dielectric material comprises silica filled polytetrafluoroethylene, and wherein the second dielectric material comprises silica filled polytetrafluoroethylene.
- 11. The multi-layered interconnect structure of claim 7, further comprising:
first and second pluralities of electrically conductive members positioned on said first and second dielectric layers, respectively; a first electrically conductive layer within said first dielectric layer; a second electrically conductive layer within said first dielectric layer and positioned between said first electrically conductive layer and said thermally conductive layer, wherein said second electrically conductive layer comprises a first plurality of shielded signal conductors; a plated through hole through the multi-layered interconnect structure electrically connected to at least one member of said first plurality of electrically conductive members, to at least one of said first plurality of shielded signal conductors, and to at least one member of said second plurality of electrically conductive members; and a third dielectric layer positioned on said first dielectric layer and on portions of said first plurality of electrically conductive members, said third dielectric layer substantially overlying said plated through hole, and wherein said third dielectric layer includes a first high density interconnect layer for providing an electrical path from a first electronic device to the first plurality of shielded signal conductors.
- 12. The multi-layered interconnect structure of claim 11, wherein said third dielectric layer includes a resin comprising an allylated polyphenylene ether.
- 13. The multi-layered interconnect structure of claim 11, further comprising:
a third electrically conductive layer within said second dielectric layer; a fourth electrically conductive layer within said second dielectric layer and positioned between said third electrically conductive layer and said thermally conductive layer, wherein said fourth electrically conductive layer comprises a second plurality of shielded signal conductors; and a fourth dielectric layer positioned on said second dielectric layer and on portions of said second plurality of electrically conductive members, said fourth dielectric layer substantially overlying said plated through hole, wherein said fourth dielectric layer includes a second high density interconnect layer for providing an electrical path from a second electronic device to the second plurality of shielded signal conductors.
- 14. The multi-layered interconnect structure of claim 13, wherein said fourth dielectric layer includes a resin comprising an allylated polyphenylene ether.
- 15. The multi-layered interconnect structure of claim 13, further comprising:
a first plated blind via in the third dielectric layer, wherein the first plated blind via is conductively coupled to the at least one member of said first plurality of electrically conductive members; a second plated blind via in the fourth dielectric layer, wherein the second plated blind via is conductively coupled to the at least one member of said second plurality of electrically conductive members. a first solder connection conductively coupled to the first plated blind via; a second solder connection conductively coupled to the second plated blind via; a first electronic device conductively coupled by the first solder connection to the first plated blind via; and a second electronic device conductively coupled by the second solder connection to the second plated blind via.
- 16. The multi-layered interconnect structure of claim 15, wherein the first electronic device is a semiconductor chip, and wherein second electronic device is a circuitized substrate.
- 17. A multi-layered interconnect structure, comprising:
a thermally conductive layer including first and second opposing surfaces; a first dielectric layer compressively coupled to said first opposing surface of said thermally conductive layer under a pressure between a minimum pressure of about P1MIN and a maximum pressure of about P1MAX and at a temperature between a minimum temperature of about T1MIN and a maximum temperature of about T1MAX wherein the first dielectric layer includes a first dielectric material, wherein T1MAX constrains a ductility of the first dielectric layer to be at least about D1 when the first dielectric layer and the thermally conductive layer are subsequently under atmospheric pressure and at ambient temperature, and wherein T1MAX depends on D1 and on the first dielectric material; and a second dielectric layer compressively coupled to said second opposing surface of said thermally conductive layer under a pressure between a minimum pressure of about P2MIN and a maximum pressure of about P2MAX and at a temperature between a minimum temperature of about T2MIN and a maximum temperature of about T2MAX, wherein the second dielectric layer includes a second dielectric material, wherein T2MAX constrains a ductility of the second dielectric layer to be at least about D2 when the second dielectric layer and the thermally conductive layer are subsequently under atmospheric pressure and ambient temperature, and wherein T2MAX depends on D2 and on the second dielectric material
- 18. The multi-layered interconnect structure of claim 17, wherein D1=8%, and wherein D2=8%.
- 19. The multi-layered interconnect structure of claim 17, wherein D1=100%, and wherein D2=100%.
- 20. The multi-layered interconnect structure of claim 17, wherein the first dielectric material comprises silica filled polytetrafluoroethylene, wherein P1MIN=1000 psi, wherein P1MAX=3000 psi, wherein T1MIN=670° F., and wherein T1MIN=695° F., wherein the second dielectric material comprises silica filled polytetrafluoroethylene, wherein P2MIN=1000 psi, wherein P2MAX=3000 psi, wherein T2MIN=670° F., and wherein T2MIN=695° F.
Parent Case Info
[0001] The present patent application is a continuation-in-part of copending U.S. patent application Ser. No.: 10/067,551, filed Feb. 5, 2002 and entitled “Electronic Package With High Density Interconnect Layer.”
Divisions (1)
|
Number |
Date |
Country |
Parent |
09540172 |
Mar 2000 |
US |
Child |
10067551 |
Feb 2002 |
US |
Continuation in Parts (2)
|
Number |
Date |
Country |
Parent |
10067551 |
Feb 2002 |
US |
Child |
10253725 |
Sep 2002 |
US |
Parent |
09346356 |
Jul 1999 |
US |
Child |
09540172 |
Mar 2000 |
US |