Field of the Invention
The present invention relates generally to microchips and systems and devices employing microchips.
Description of Related Art
Quilt packaging is a new paradigm for inter-chip electrical communication. In quilt packaging conducting nodules that protrude from the vertical facets of integrated circuits are used for a dense, enhanced speed, and reduced-power interface between multiple dies within a package. See, e.g., G. H. Bernstein, Q. Liu, Z. Sun, and P. Fay, Quilt-packaging: a new paradigm for inter-chip communication, Proc. IEEE 7th Electronics Packaging Technology Conference, 2005, pp. 1-6; which is incorporated herein by reference. Quilt packaging can not only address the issues of communication among integrated circuits (ICs) (one of the major bottlenecks in the development of electronic systems), but can also simultaneously improve multiple parameters of system performance including bandwidth, system size and weight, power consumption and cost. See, e.g., G. H. Bernstein, Q. Liu, M. Yan, Z. Sun, D. Kopp, W. Porod, G. Snider, and P. Fay, Quilt packaging: high-density, high-speed interchip communications, IEEE Trans. Advanced Packaging, vol. 30, no. 4, November 2007.
A photonic integrated circuit (PIC) combines the function of several individual photonic components into a single device. For example, a PIC may include a light source, a region designed to enhance the interaction of the generated light with a substance under test, and a detector. While such functions can be achieved with individual components and optical elements such as lenses, integrating these functions into a single device could lead to drastic reductions in the cost, size and complexity of the sensing system.
On-chip integration of a quantum cascade (QC) laser with a passive semiconductor waveguide using the conventional semiconductor processing technique is known. But since the QC laser wafer is very expensive, integrating a waveguide and detector on it is not cost effective and at the same time the detector quality is not optimized.
Unfortunately, quite often the various components of a sensing system cannot all be created from the same material because of physical limitations and costs. In the case of compact low cost on-chip mid infrared detection using a QC laser, it is important to use different wafer material for the waveguide and detector. As a consequence, an integrated system may require components made from several different materials, and thus a method of achieving low loss optical coupling between the individual components is required. Here, a method is presented for joining multiple components into a single device to within the accuracy required for low loss optical coupling.
A quilt packaging system connects a first integrated device having a plurality of edge surfaces at least a first edge surface of which comprises one or more first interconnecting structures disposed thereon, and includes a component having at least one of a signal input and output to a second integrated device having a plurality of edge surfaces at least a first edge surface of which comprises one or more second interconnecting structures disposed thereon, and includes a component having at least one of a signal input and output. The first edge surface of the second integrated device is positioned contiguous to the first edge surface of the first integrated device. At least one of the one or more first interconnecting structures disposed on the first edge surface of the first integrated device is configured to mate with at least one of the one or more second interconnecting structures disposed on the first edge surface of the second integrated device so as to provide at least alignment for conveying at least one signal between the at least one of a signal input and output of the first integrated device and the at least one of a signal input and output of the second integrated device at the first edge surfaces of the first and second integrated devices.
A method for interconnecting integrated circuit chips includes forming mating interconnecting structures on at least one edge of a first integrated circuit chip including at least a first optical component and on at least one edge of a second integrated circuit chip including at least a second optical component, the mating interconnecting structures positioned to optically align the at least the first optical component on the first integrated circuit chip with the at least the second optical component on the second integrated circuit chip, and mating the interconnecting structures on the first integrated circuit chip with the interconnecting structures on the second integrated circuit chip to optically align the at least the first optical component with the at least the second optical component. The method may further include bonding the interconnecting structures on the first integrated circuit chip to the interconnecting structures on the second integrated circuit chip by a process such as soldering or adhesive bonding.
In accordance with the present invention, optical quilt packaging is implemented for chip-to-chip integration of photonic devices such as laser, waveguide and photodetector devices. For compact low cost on chip mid infrared detection using a QC laser, it is important that wafer materials different from that used for the QC laser be employed for the waveguide and detector. In accordance with one aspect of the present invention, quilt packaging is employed to integrate the chips after separately fabricating them. Using quilt packaging it is possible to integrate widely different wavelength QC lasers, waveguides made on a comparably low cost wafers (silicon on insulator, SOI) and better detectors for low cost, improved quality liquid phase detection.
On chip integration of a quantum cascade (QC) laser with waveguide and detector is already reported [1], but to obtain greater flexibility in laser operating wavelength and better quality detection, chip to chip optical integration still has a long way to go. The quilt packaging approach of the present invention can be a good solution for chip-to-chip optical integration as different material wafers could be used in the fabrication of QC lasers, waveguides and detectors, providing both reduced cost and high performance application.
Chip-to-chip optical connections are achieved by bringing the facets of emitters, detectors, and waveguides on each of the chips into close proximity. The facets of the waveguides are defined by cleaving the materials or using a process such as deep reactive ion etching to define the facets. A waveguide-waveguide alignment method according to one aspect of the present invention is passive in that it uses interlocking lithographically defined nodules or a combination of interlocking nodules and notches to provide lateral alignment between chips.
According to another aspect of the present invention, the depth of the notches and length of the nodules can be selected to control the inter-chip distance. Making the notches deeper than the length of the nodules can be used to reduce the inter-chip spacing to reduce the waveguide-waveguide coupling loss. The inter-chip gap can also be filled with an index matching material to improve the coupling loss or flowing a liquid in the channel formed by the inter-chip gap can change the optical properties of the interconnect, and allow analysis of the fluid. The nodules and notches can also be metalized to allow for permanently connecting them together by, for example, soldering, and/or to provide a high bandwidth electrical connection between the two chips that can be used for chip/component input/output. The process of the present invention minimizes the changes to conventional processing of the individual components and is thus is easily integrated into conventional semiconductor processes, maintains electrical continuity across several chips, and scales with high volume production.
In conventional quilt packaging techniques conductive nodules protruding from the sides of ICs provide means of a direct edge-to-edge interconnection between the ICs in a quilt-like fashion. In optical quilt packaging it is not always necessary to exchange electrical signals between the ICs, the present invention employs using the nodules and nodules and notches as a mean of alignment between the waveguides of different chips. In the proposed optical quilt packaging, optical transmission between the emitters, detectors, and waveguides of different chips would make the effective photonic device integration.
Persons of ordinary skill in the art will realize that the following description of the present invention is illustrative only and not in any way limiting. Other embodiments of the invention will readily suggest themselves to such skilled persons.
Referring first to
Integrated circuit chip 12 includes a plurality of nodules (one of which is identified by reference numeral 20) extending laterally outward from one of its side edges. In some embodiments of the present invention, the nodules are formed from a metal, for example damascene copper formed in the semiconductor material or a dielectric layer. In other embodiments, the nodules may be formed from the semiconductor layer or from a material deposited on the semiconductor layer, with a metal layer formed thereon. Integrated circuit chip 14 includes a plurality of voids or notches (one of which is identified by reference numeral 22) extending laterally inward from one of its side edges. The nodules 20 are formed at locations along the edge of integrated circuit chip 12 at positions selected to correspond to positions of the voids or notches 22 of integrated circuit chip 14 so that integrated circuit chips 12 and 14 may be connected to one another by urging the nodules 20 of integrated circuit chip 12 into the voids or notches 22 of integrated circuit chip 14. A metal layer is preferably formed on the side edges of the notches so that they may be connected to the nodules by a process such as soldering. In one embodiment, a layer of copper may first be formed followed by a layer of electroless tin.
Optical components 16 and 18 are positioned on their respective integrated circuit chips 12 and 14 such that when the nodules 20 of integrated circuit chip 12 are engaged in the voids or notches 22 of integrated circuit chip 14, the inputs/outputs of optical components 16 and 18 are in alignment to facilitate optical signal transfer between the two.
Referring now to
A third integrated circuit chip 40 includes a waveguide 42 formed thereon. Integrated circuit chip 40 includes a plurality of nodules (one of which is identified by reference numeral 44) extending laterally outward from one of its side edges. Integrated circuit chips 32 and 34 both includes a plurality of voids or notches (one of which on each of chips 32 and 34 is identified by reference numeral 46) extending laterally inward from one of its side edges. The nodules 44 are formed at locations along the edge of integrated circuit chips 32 and 34 at positions selected to correspond to positions of the voids or notches 46 of integrated circuit chip 40 so that integrated circuit chips 32 and 34 may be connected to integrated circuit chip 40 by urging the nodules 44 of integrated circuit chip 40 into the voids or notches 46 of integrated circuit chips 32 and 34.
As may be noted from an examination of
As in the embodiment shown in
Persons of ordinary skill in the art will appreciate that the arrangements shown in
Referring now to
As can also be seen from an examination of
Referring now to
As can be seen from an examination of
As can be seen from an examination of
Referring now to
In the embodiment shown in
In fabricating waveguides on silicon-on-insulator (SOI) wafers single mode encapsulation in the waveguide is very important. Optical waveguides in SOI have the benefit of the index step between silicon and the buried SiO2 layer, providing vertical confinement of light as noted in M. Schnarrenberger, L. Zimmermann, T. Mitze, J. Brans, and K Petermann, Facet preparation of SOI waveguides by etching and cleaving compared to dicing and polishing, IEEE International Conference on Group IVPhotonics, 2004, pp. 72-74. To achieve the single mode condition, the rib width W of the waveguide and the etching depth H-h can be chosen using the formula of Equation 1.
where H is the height of the top Si layer and h is the height from top of the buried oxide layer to the bottom of the etched part of the top Si layer.
In fabricating the optical quilt packaging structure according to one aspect of the present invention, the process is divided into two parts. In the first part nodules are fabricated on the edge of the chips and in the second part the photonic devices are fabricated on the chips. In the conventional quilt packaging process the nodules are fabricated during back-end processing. In accordance with one aspect of the present invention the order may optionally be changed so that photonic devices fabricated on the chips are not subjected to sputtering and chemical mechanical polishing (CMP) processes after they are fabricated.
Referring now to
The process starts at reference numeral 50. At reference numeral 52 a photolithographic process is performed to define the nodule (and/or notch) area and then deep reactive ion etching (DRIE) is used to form trenches for the nodules. A Bosch DRIE process (see, e.g., R. B. Bosch Gmbh, U.S. Pat. Nos. 4,855,017, 4,784,720, and German Patent 4241 045C1, 1994), which alternates between an SF6 etch cycle and a C4F8 sidewall passivation cycle may be used to perform this process.
Next, as shown at reference numeral 54, trenches are formed for the well-known damascene copper process that will be employed to form the nodules. Then, an adhesion layer is applied and the nodules are formed by a plating or other additive manufacturing process. In one embodiment, as shown at reference numeral 56, a thin Ti/Cu seed layer is sputtered and copper electroplating is performed to fill the trenches. At this point, the notches are also metallized. After that, as shown at reference numeral 58, a chemical mechanical polishing process (CMP) is performed to planarize the surface and form the nodules. In one exemplary embodiment, the nodules are 15 μm wide, 100 μm long and 20 μm thick. Alternately, the nodules may be formed by etching them out of the semiconductor material or out of a layer of another material formed on the semiconductor material and then covered with a deposited metal layer as taught herein. As taught herein, interlocking nodules can be employed. Persons of ordinary skill in the art will appreciate that lengths, widths, and depths of the interlocking features in any given embodiment according to the present invention are a matter of routine design choice. After forming the nodules, the wafer is separated into individual integrated circuit chips. Next, conductive material is applied. In the particular embodiment illustrated in
At reference numeral 64, the chips to be interconnected are positioned together with the nodules received in the notches and are connected by soldering them together. This process is essentially the same regardless of which of the embodiments shown in
The second part of the fabrication is to form waveguides on the quilt packaging structure for optical transmission. Either a DRIE process or a reactive ion etching (RIE) process can be employed. In one embodiment, positive photoresist AZ1813 may be used to pattern the waveguide as well as a trench on either side of the waveguide. An auto stepper system may be used to perform the lithographic process. Etching Si in RIE may employ, for example, a mixture of SF6 (about 15 sccm) and O2 (about 15 sccm) with an etch rate of 400 nm/min. The pressure of the process may be about 40 mTorr and the power used may be about 75 watt. SF6 may be used to etch the Si substrate and O2 may be added to etch photoresist layer from the top to eliminate the polymer formation in the photoresist layer due to high-energy interaction between the SF6 ion and the photoresist. Using presently available technology, waveguides may typically vary from 1 μm-6 μm in width with trenches of 1 μm-15 μm wide in between them may be successfully fabricated.
The airgap between the two chips (and the waveguides) should be minimized. In an exemplary optical quilt packaging process, the chips can actually butt together or can be separated by a short distance. If the nodules are recessed appropriately, gaps in the order of about 4-10 microns or less can be realized.
The male-female coupling structure shown in
According to another aspect of the present invention, shown with reference to
Modification of the existing quilt packaging technique for its optical application provides a new way for better quality and low cost chip-to-chip optical integration. At the same time the optical quilt packaging provides a great opportunity for optical source, sensor and detector optimization. Persons of ordinary skill in the art will appreciate that, because the interconnecting nodules or nodule/notch pairs are metallized, they may also be used as electrical interconnects between the different chips.
While embodiments and applications of this invention have been shown and described, it would be apparent to those skilled in the art that many more modifications than mentioned above are possible without departing from the inventive concepts herein. The invention, therefore, is not to be restricted except in the spirit of the appended claims.
This application is a continuation of co-pending U.S. patent application Ser. No. 14/158,156, filed on Jan. 17, 2014, which claims the benefit of U.S. Provisional Patent Application 61/849,090, filed Jan. 18, 2013 and which is a continuation-in-part of U.S. patent application Ser. No. 14/090,993, filed on Nov. 26, 2013, which is a continuation of U.S. patent application Ser. No. 11/599,283, filed on Nov. 15, 2006, now U.S. Pat. No. 8,623,700, which is a continuation of U.S. patent application Ser. No. 10/933,417, filed on Sep. 3, 2004, now U.S. Pat. No. 7,612,443, which claims the benefit of U.S. Provisional Patent Application 60/499,885, filed Sep. 4, 2003, all of which are incorporated herein by reference in their entirety.
Number | Name | Date | Kind |
---|---|---|---|
3771219 | Tuzi et al. | Nov 1973 | A |
4542397 | Biegelsen et al. | Sep 1985 | A |
4695872 | Chatterjee | Sep 1987 | A |
4784720 | Douglas | Nov 1988 | A |
4855017 | Douglas | Aug 1989 | A |
4855809 | Malhi et al. | Aug 1989 | A |
4868638 | Hirata et al. | Sep 1989 | A |
4931021 | Mohan | Jun 1990 | A |
4990462 | Sliwa, Jr. | Feb 1991 | A |
4996587 | Hinrichsmeyer et al. | Feb 1991 | A |
5025306 | Johnson et al. | Jun 1991 | A |
5031072 | Malhi et al. | Jul 1991 | A |
5071363 | Reylek et al. | Dec 1991 | A |
5092036 | Hu et al. | Mar 1992 | A |
5140745 | McKenzie, Jr. | Aug 1992 | A |
5185292 | Van Vonno et al. | Feb 1993 | A |
5198888 | Sugano et al. | Mar 1993 | A |
5239447 | Cotues et al. | Aug 1993 | A |
5250847 | Baskett | Oct 1993 | A |
5256562 | Vu | Oct 1993 | A |
5275958 | Ishikawa | Jan 1994 | A |
5281852 | Normington | Jan 1994 | A |
5343075 | Nishino | Aug 1994 | A |
5357122 | Okubora | Oct 1994 | A |
5404044 | Booth et al. | Apr 1995 | A |
5404265 | Moresco et al. | Apr 1995 | A |
5478781 | Bertin et al. | Dec 1995 | A |
5482887 | Duinkerken et al. | Jan 1996 | A |
5488765 | Kubota et al. | Feb 1996 | A |
5493769 | Sakai et al. | Feb 1996 | A |
5501893 | Laermer et al. | Mar 1996 | A |
5532519 | Bertin | Jul 1996 | A |
5571754 | Bertin et al. | Nov 1996 | A |
5600101 | Sakai | Feb 1997 | A |
5604328 | Kubota et al. | Feb 1997 | A |
5606198 | Ono et al. | Feb 1997 | A |
5625221 | Kim et al. | Apr 1997 | A |
5625935 | Kubota et al. | May 1997 | A |
5635669 | Kubota et al. | Jun 1997 | A |
5635670 | Kubota et al. | Jun 1997 | A |
5656856 | Kweon | Aug 1997 | A |
5699073 | Lebby | Dec 1997 | A |
5712190 | Bertin | Jan 1998 | A |
5731222 | Malloy et al. | Mar 1998 | A |
5793116 | Rinne et al. | Aug 1998 | A |
5801448 | Ball | Sep 1998 | A |
5802699 | Fjelstad et al. | Sep 1998 | A |
5854514 | Roldan et al. | Dec 1998 | A |
5877561 | Kim | Mar 1999 | A |
5892287 | Hoffman et al. | Apr 1999 | A |
5903059 | Bertin | May 1999 | A |
5904496 | Richards et al. | May 1999 | A |
5912808 | Ikemoto | Jun 1999 | A |
5953214 | Dranchak et al. | Sep 1999 | A |
5963793 | Rinne et al. | Oct 1999 | A |
5963796 | Kim | Oct 1999 | A |
6002170 | Kim et al. | Dec 1999 | A |
6008530 | Kano | Dec 1999 | A |
6035528 | Sasaki et al. | Mar 2000 | A |
6040235 | Badehi | Mar 2000 | A |
6107179 | Zomorrodi et al. | Aug 2000 | A |
6110823 | Eldridge et al. | Aug 2000 | A |
6121119 | Richards et al. | Sep 2000 | A |
RE36916 | Moshayedi | Oct 2000 | E |
6127274 | Igel et al. | Oct 2000 | A |
6151220 | Sakamoto et al. | Nov 2000 | A |
6151775 | Sakai | Nov 2000 | A |
6181560 | Kim | Jan 2001 | B1 |
6235551 | Farnworth et al. | May 2001 | B1 |
6250819 | Porte | Jun 2001 | B1 |
6256880 | Ulmer et al. | Jul 2001 | B1 |
6268655 | Farnworth et al. | Jul 2001 | B1 |
6271597 | Medlen et al. | Aug 2001 | B1 |
6272745 | Kersten et al. | Aug 2001 | B1 |
6281588 | Di Stefano et al. | Aug 2001 | B1 |
6287949 | Mori et al. | Sep 2001 | B1 |
6288627 | Ulmer | Sep 2001 | B1 |
6310381 | Taniguchi | Oct 2001 | B1 |
6316287 | Zandman et al. | Nov 2001 | B1 |
6320251 | Glenn | Nov 2001 | B1 |
6351880 | Palmer et al. | Mar 2002 | B1 |
6369445 | Khoury | Apr 2002 | B1 |
6379999 | Tanabe | Apr 2002 | B1 |
6380619 | Ahiko et al. | Apr 2002 | B2 |
6399419 | Shibata et al. | Jun 2002 | B1 |
6400006 | Neu et al. | Jun 2002 | B2 |
6410406 | Farnworth et al. | Jun 2002 | B1 |
6414374 | Farnworth et al. | Jul 2002 | B2 |
6441497 | Han | Aug 2002 | B1 |
6442044 | Farnworth et al. | Aug 2002 | B2 |
6451705 | Trapp et al. | Sep 2002 | B1 |
D466873 | Kasem et al. | Dec 2002 | S |
6506664 | Beyne et al. | Jan 2003 | B1 |
6521970 | Takiar et al. | Feb 2003 | B1 |
6534726 | Okada et al. | Mar 2003 | B1 |
D472528 | Kasem et al. | Apr 2003 | S |
6573157 | Sato | Jun 2003 | B1 |
6590282 | Wang et al. | Jul 2003 | B1 |
6603190 | Kosaki et al. | Aug 2003 | B2 |
6624505 | Badehi | Sep 2003 | B2 |
6635829 | Ulmer et al. | Oct 2003 | B2 |
6635960 | Farrar | Oct 2003 | B2 |
6635962 | Shibata et al. | Oct 2003 | B2 |
6642137 | Yeh et al. | Nov 2003 | B2 |
6660561 | Forthun | Dec 2003 | B2 |
6664129 | Siniaguine | Dec 2003 | B2 |
6680528 | Matsuo et al. | Jan 2004 | B2 |
6682953 | Sakai et al. | Jan 2004 | B2 |
6686654 | Farrar et al. | Feb 2004 | B2 |
6690088 | MacIntyre | Feb 2004 | B2 |
6691408 | Biron | Feb 2004 | B2 |
6717275 | Matsuura et al. | Apr 2004 | B2 |
6727111 | Tsukada | Apr 2004 | B2 |
6727116 | Poo et al. | Apr 2004 | B2 |
6735855 | Akram et al. | May 2004 | B2 |
D492267 | Kawajiri et al. | Jun 2004 | S |
6751101 | Sakai | Jun 2004 | B2 |
6760227 | Sakai et al. | Jul 2004 | B2 |
6768195 | Drost | Jul 2004 | B2 |
6800505 | Farnworth et al. | Oct 2004 | B2 |
6808522 | Richards et al. | Oct 2004 | B2 |
6825547 | Farnworth et al. | Nov 2004 | B2 |
6828173 | Farnworth et al. | Dec 2004 | B2 |
6838774 | Patti | Jan 2005 | B2 |
6870270 | Kobrinsky et al. | Mar 2005 | B2 |
6870271 | Sutherland et al. | Mar 2005 | B2 |
6893162 | Vegny | May 2005 | B2 |
6924551 | Rumer et al. | Aug 2005 | B2 |
6969907 | Imai et al. | Nov 2005 | B2 |
6972243 | Patel | Dec 2005 | B2 |
7030488 | Kiss | Apr 2006 | B2 |
7086134 | Dautartas et al. | Aug 2006 | B2 |
7259466 | Freeman et al. | Aug 2007 | B2 |
7290321 | Steinberg et al. | Nov 2007 | B2 |
7327022 | Claydon et al. | Feb 2008 | B2 |
7608919 | Bernstein | Oct 2009 | B1 |
7612443 | Bernstein | Nov 2009 | B1 |
8021965 | Bernstein | Sep 2011 | B1 |
8581383 | Pozder | Nov 2013 | B2 |
8623700 | Bernstein | Jan 2014 | B1 |
9521742 | Engel | Dec 2016 | B2 |
9620473 | Hall | Apr 2017 | B1 |
9633976 | Bernstein | Apr 2017 | B1 |
10090233 | Carney | Oct 2018 | B2 |
20010053565 | Khoury | Dec 2001 | A1 |
20020094607 | Gebauer et al. | Jul 2002 | A1 |
20020140084 | Kimura | Oct 2002 | A1 |
20020164114 | Golub | Nov 2002 | A1 |
20020183721 | Santini, Jr. et al. | Dec 2002 | A1 |
20030002801 | Vegny | Jan 2003 | A1 |
20030012697 | Hahn et al. | Jan 2003 | A1 |
20040178496 | Rapport et al. | Sep 2004 | A1 |
20040222518 | Haba et al. | Nov 2004 | A1 |
20050077584 | Uhland et al. | Apr 2005 | A1 |
20060081976 | Patel | Apr 2006 | A1 |
20080285978 | Choi et al. | Nov 2008 | A1 |
20110227200 | Chow et al. | Sep 2011 | A1 |
20140209159 | Ni | Jul 2014 | A1 |
20140268592 | Kulick | Sep 2014 | A1 |
20170125350 | Kulick | May 2017 | A1 |
20170125389 | Kulick | May 2017 | A1 |
20170127518 | Kulick | May 2017 | A1 |
20170162532 | Kulick | Jun 2017 | A1 |
20170179093 | Hall | Jun 2017 | A1 |
20170229416 | Hall | Aug 2017 | A1 |
Number | Date | Country |
---|---|---|
4241045 | May 1994 | DE |
0405865 | Jan 1991 | EP |
1 048 964 | Nov 2000 | EP |
2003222633 | Aug 2003 | JP |
Entry |
---|
G. H. Bernstein, Q. Liu, Z. Sun, and P. Fay, “Quilt-Packaging: A New Paradigm for Interchip Communication”, Proc. IEEE 7th Electronics Packaging Technology Conference, 2005, pp. 1-6 (para. 5 of spec as filed). |
G. H. Bernstein, Q. Liu, M. Yan, Z. Sun, D. Kopp, W. Porod, G. Snider, and P. Fay, “Quilt Packaging: High-Density, High-Speed Interchip Communications”, IEEE Trans. Advanced Packaging, vol. 30, No. 4, Nov. 2007. (para 5 of spec as filed). |
M. Schnarrenberger, L. Zimmermann, T. Mitze, J. Brans, and K Petermann, “Facet Preparation of SOI Waveguides by Etching and Cleaving Compared to Dicing and Polishing”, IEEE International Conference on Group IVPhotonics, 2004, pp. 72-74. (para. 39 of spec as filed). |
Q. Liu, P. Fay, and G. H. Bernstein, “A Novel Scheme for Wide Bandwidth Chip-to-Chip Communications”, International Microelectronics and Packaging Society—JMEP, vol. 4, No. 1, 1st Qtr, 2007. |
W. G. Gilroy, “Notre Dame researchers introduce ‘Quilt Packaging’ to address interchip interconnect problem”, Lumen Magazine, Nov. 2006. |
Advancing Microelectronics article regarding Gary Bernstein, Jul. / Aug. 2007, vol. 34 No. 4, pp. 1-2; 32-34. |
G. H. Bernstein, P. Fay, NSF proposal for “Novel Superconnects for Ultrahigh-Performance Hybrid Communications Systems”, Jun. 6, 2006. |
G. H. Bernstein, “Defense-Related Research in EE and CSE at the University of Notre Dame”, at slides 16-17, Dec. 6, 2006. |
U. Varshney, NSF presentation, at slide 11, Nov. 16-17, 2006. |
G. H. Bernstein, Interfacing from the Molecular to System Size Scales, Nanoelectronics, Nanophotonics, and Nanomagnetics, Report of the National Nanotechnology Initiative Workshop Feb. 11-13, 2004, at 71-73. |
G. H. Bernstein, Q. Liu, G. Snider, A. Tong, W. Buckhanan, J. Kulick, and P. Fay, “Quilt Packaging—A New Concept in System Integration”, Presentation of Sep. 28-29, 2006. |
Q. Liu, M. Yan, A. Tong, G. Snider, P. Pay and G. H. Bernstein, Technical Presentation and Abstract, “Fabrication and Characterization of Quilt Packaging: A Novel Inter-Chip Paradign for System-In-Package (SIP)”, Second International Workshop on SOP, SIP, SOC Electronics Technologies, Atlanta, Ga., Sep. 28-29, 2006. |
P. Christie and D. Stroobandt, “The Interpretation and Application of Rent's Rule”, IEEE Trans. on VLSI Systems, Special Issue on System-Level Interconnect Prediction, vol. 8, No. 6, pp. 639-648 (2000). |
Bass, et al., “Beam Lead Quartz Chips for Superconducting Millimeter-Wave Circuits”, Proc. SPIE vol. 4855, Millimeter and Submillimeter Detectors for Astronomy, Thomas G. Phillips, Jonas Zmuidzinas, Editors, Feb. 2003, pp. 415-426. |
S. Kiyono, et al., “Consideration of Chip Circuit Damages on DCS-FBGA Packages”, presented at 52nd Electronic Components and Technology Conferences, May 2002, San Diego, CA. |
Wu, L., Wang, Y.P., Hsiao C. S., “Innovative Stack-Die Package-S2BGA”, presented at 52nd Electronic Components and Technology Conferences, May 2002, San Diego, CA. |
M. Sunohara, et al., “Development of Wafer Thinning and Double-Sided Bumping Technologies for the Three-Dimensional Stacked LSI”, presented at 52nd Electronic Components and Technology Conferences, May 2002, San Diego, CA. |
“Intel Stacked Chip Scale Packaging Products” (Nov. 2004), available at http://www.intel.com/design/flcomp/prodbref/298051.htm. and http://web.archive.org/web/20041103024315/http://www.intel.com/design/flcomp/PRODBREF/298051.htm. |
Number | Date | Country | |
---|---|---|---|
20170229416 A1 | Aug 2017 | US |
Number | Date | Country | |
---|---|---|---|
61849090 | Jan 2013 | US | |
60499885 | Sep 2003 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14158156 | Jan 2014 | US |
Child | 15493753 | US | |
Parent | 11599283 | Nov 2006 | US |
Child | 14090993 | US | |
Parent | 10933417 | Sep 2004 | US |
Child | 11599283 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14090993 | Nov 2013 | US |
Child | 14158156 | US |