Inter-chip alignment

Information

  • Patent Grant
  • 10410989
  • Patent Number
    10,410,989
  • Date Filed
    Friday, April 21, 2017
    7 years ago
  • Date Issued
    Tuesday, September 10, 2019
    5 years ago
Abstract
First, second, and third integrated devices each include one or more interconnecting structure. Each interconnecting structure includes (i) one or more interconnecting nodules extending from an edge surface of the device, (ii) one or more interconnect voids formed in an edge surface of the device, or (iii) both (i) and (ii). The one or more interconnecting structures on each of the first and second device is mated with the one or more interconnecting structures on the second device. The first integrated device includes a signal output, the third integrated device includes a signal input; and the second integrated device includes a conductor for conducting a signal from the signal output to the signal input.
Description
BACKGROUND OF THE INVENTION

Field of the Invention


The present invention relates generally to microchips and systems and devices employing microchips.


Description of Related Art


Quilt packaging is a new paradigm for inter-chip electrical communication. In quilt packaging conducting nodules that protrude from the vertical facets of integrated circuits are used for a dense, enhanced speed, and reduced-power interface between multiple dies within a package. See, e.g., G. H. Bernstein, Q. Liu, Z. Sun, and P. Fay, Quilt-packaging: a new paradigm for inter-chip communication, Proc. IEEE 7th Electronics Packaging Technology Conference, 2005, pp. 1-6; which is incorporated herein by reference. Quilt packaging can not only address the issues of communication among integrated circuits (ICs) (one of the major bottlenecks in the development of electronic systems), but can also simultaneously improve multiple parameters of system performance including bandwidth, system size and weight, power consumption and cost. See, e.g., G. H. Bernstein, Q. Liu, M. Yan, Z. Sun, D. Kopp, W. Porod, G. Snider, and P. Fay, Quilt packaging: high-density, high-speed interchip communications, IEEE Trans. Advanced Packaging, vol. 30, no. 4, November 2007.


A photonic integrated circuit (PIC) combines the function of several individual photonic components into a single device. For example, a PIC may include a light source, a region designed to enhance the interaction of the generated light with a substance under test, and a detector. While such functions can be achieved with individual components and optical elements such as lenses, integrating these functions into a single device could lead to drastic reductions in the cost, size and complexity of the sensing system.


On-chip integration of a quantum cascade (QC) laser with a passive semiconductor waveguide using the conventional semiconductor processing technique is known. But since the QC laser wafer is very expensive, integrating a waveguide and detector on it is not cost effective and at the same time the detector quality is not optimized.


Unfortunately, quite often the various components of a sensing system cannot all be created from the same material because of physical limitations and costs. In the case of compact low cost on-chip mid infrared detection using a QC laser, it is important to use different wafer material for the waveguide and detector. As a consequence, an integrated system may require components made from several different materials, and thus a method of achieving low loss optical coupling between the individual components is required. Here, a method is presented for joining multiple components into a single device to within the accuracy required for low loss optical coupling.


SUMMARY OF THE INVENTION

A quilt packaging system connects a first integrated device having a plurality of edge surfaces at least a first edge surface of which comprises one or more first interconnecting structures disposed thereon, and includes a component having at least one of a signal input and output to a second integrated device having a plurality of edge surfaces at least a first edge surface of which comprises one or more second interconnecting structures disposed thereon, and includes a component having at least one of a signal input and output. The first edge surface of the second integrated device is positioned contiguous to the first edge surface of the first integrated device. At least one of the one or more first interconnecting structures disposed on the first edge surface of the first integrated device is configured to mate with at least one of the one or more second interconnecting structures disposed on the first edge surface of the second integrated device so as to provide at least alignment for conveying at least one signal between the at least one of a signal input and output of the first integrated device and the at least one of a signal input and output of the second integrated device at the first edge surfaces of the first and second integrated devices.


A method for interconnecting integrated circuit chips includes forming mating interconnecting structures on at least one edge of a first integrated circuit chip including at least a first optical component and on at least one edge of a second integrated circuit chip including at least a second optical component, the mating interconnecting structures positioned to optically align the at least the first optical component on the first integrated circuit chip with the at least the second optical component on the second integrated circuit chip, and mating the interconnecting structures on the first integrated circuit chip with the interconnecting structures on the second integrated circuit chip to optically align the at least the first optical component with the at least the second optical component. The method may further include bonding the interconnecting structures on the first integrated circuit chip to the interconnecting structures on the second integrated circuit chip by a process such as soldering or adhesive bonding.


In accordance with the present invention, optical quilt packaging is implemented for chip-to-chip integration of photonic devices such as laser, waveguide and photodetector devices. For compact low cost on chip mid infrared detection using a QC laser, it is important that wafer materials different from that used for the QC laser be employed for the waveguide and detector. In accordance with one aspect of the present invention, quilt packaging is employed to integrate the chips after separately fabricating them. Using quilt packaging it is possible to integrate widely different wavelength QC lasers, waveguides made on a comparably low cost wafers (silicon on insulator, SOI) and better detectors for low cost, improved quality liquid phase detection.


On chip integration of a quantum cascade (QC) laser with waveguide and detector is already reported [1], but to obtain greater flexibility in laser operating wavelength and better quality detection, chip to chip optical integration still has a long way to go. The quilt packaging approach of the present invention can be a good solution for chip-to-chip optical integration as different material wafers could be used in the fabrication of QC lasers, waveguides and detectors, providing both reduced cost and high performance application.


Chip-to-chip optical connections are achieved by bringing the facets of emitters, detectors, and waveguides on each of the chips into close proximity. The facets of the waveguides are defined by cleaving the materials or using a process such as deep reactive ion etching to define the facets. A waveguide-waveguide alignment method according to one aspect of the present invention is passive in that it uses interlocking lithographically defined nodules or a combination of interlocking nodules and notches to provide lateral alignment between chips.


According to another aspect of the present invention, the depth of the notches and length of the nodules can be selected to control the inter-chip distance. Making the notches deeper than the length of the nodules can be used to reduce the inter-chip spacing to reduce the waveguide-waveguide coupling loss. The inter-chip gap can also be filled with an index matching material to improve the coupling loss or flowing a liquid in the channel formed by the inter-chip gap can change the optical properties of the interconnect, and allow analysis of the fluid. The nodules and notches can also be metalized to allow for permanently connecting them together by, for example, soldering, and/or to provide a high bandwidth electrical connection between the two chips that can be used for chip/component input/output. The process of the present invention minimizes the changes to conventional processing of the individual components and is thus is easily integrated into conventional semiconductor processes, maintains electrical continuity across several chips, and scales with high volume production.


In conventional quilt packaging techniques conductive nodules protruding from the sides of ICs provide means of a direct edge-to-edge interconnection between the ICs in a quilt-like fashion. In optical quilt packaging it is not always necessary to exchange electrical signals between the ICs, the present invention employs using the nodules and nodules and notches as a mean of alignment between the waveguides of different chips. In the proposed optical quilt packaging, optical transmission between the emitters, detectors, and waveguides of different chips would make the effective photonic device integration.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 is an isometric drawing showing how two optical components on two different integrated circuit chips can be optically coupled using the teachings of the present invention.



FIG. 2 is an isometric drawing showing how two optical components on two different integrated circuit chips can be optically coupled to one another via a waveguide disposed on a third integrated circuit using the teachings of the present invention.



FIG. 3 is a top view showing two integrated circuits coupled together in accordance with a first illustrative embodiment of the present invention.



FIG. 4 is a top view showing two integrated circuits coupled together in accordance with a second illustrative embodiment of the present invention.



FIG. 5 is a top view showing two integrated circuits coupled together in accordance with a third illustrative embodiment of the present invention.



FIG. 6 is a cross sectional view showing an index-matching material disposed between the end faces of optical elements on different integrated circuits joined in accordance with the teachings of the present invention.



FIG. 7 is a flow chart showing an illustrative fabrication process for the system of the present invention.





DETAILED DESCRIPTION OF THE INVENTION

Persons of ordinary skill in the art will realize that the following description of the present invention is illustrative only and not in any way limiting. Other embodiments of the invention will readily suggest themselves to such skilled persons.


Referring first to FIG. 1, an isometric drawing shows how two optical components on two different integrated circuit chips can be optically coupled to one another using the teachings of the present invention. An assembly 10 is formed from a first integrated circuit chip 12 and a second integrated circuit chip 14. First integrated circuit chip 12 includes a first optical component 16 disposed on it. Optical component 16 may be an emitter, such as an integrated circuit laser, a detector, or a waveguide. Similarly, second integrated circuit chip 14 includes a second optical component 18 disposed on it. Optical component 18 may be an emitter, such as an integrated circuit laser, a detector, or a waveguide.


Integrated circuit chip 12 includes a plurality of nodules (one of which is identified by reference numeral 20) extending laterally outward from one of its side edges. In some embodiments of the present invention, the nodules are formed from a metal, for example damascene copper formed in the semiconductor material or a dielectric layer. In other embodiments, the nodules may be formed from the semiconductor layer or from a material deposited on the semiconductor layer, with a metal layer formed thereon. Integrated circuit chip 14 includes a plurality of voids or notches (one of which is identified by reference numeral 22) extending laterally inward from one of its side edges. The nodules 20 are formed at locations along the edge of integrated circuit chip 12 at positions selected to correspond to positions of the voids or notches 22 of integrated circuit chip 14 so that integrated circuit chips 12 and 14 may be connected to one another by urging the nodules 20 of integrated circuit chip 12 into the voids or notches 22 of integrated circuit chip 14. A metal layer is preferably formed on the side edges of the notches so that they may be connected to the nodules by a process such as soldering. In one embodiment, a layer of copper may first be formed followed by a layer of electroless tin.


Optical components 16 and 18 are positioned on their respective integrated circuit chips 12 and 14 such that when the nodules 20 of integrated circuit chip 12 are engaged in the voids or notches 22 of integrated circuit chip 14, the inputs/outputs of optical components 16 and 18 are in alignment to facilitate optical signal transfer between the two.


Referring now to FIG. 2, an isometric drawing shows how two optical components on two different integrated circuit chips can be optically coupled to one another via a waveguide disposed on a third integrated circuit using the teachings of the present invention. An assembly 30 is formed from a first integrated circuit chip 32 and a second integrated circuit chip 34. As in the embodiment illustrated in FIG. 1, first integrated circuit chip 32 of system 30 includes a first optical component 36 disposed on it. Optical component 36 may be an emitter, such as an integrated circuit laser, a detector, or a waveguide. Similarly, second integrated circuit chip 34 includes a second optical component 38 disposed on it. Optical component 38 may be an emitter, such as an integrated circuit laser, a detector, or a waveguide.


A third integrated circuit chip 40 includes a waveguide 42 formed thereon. Integrated circuit chip 40 includes a plurality of nodules (one of which is identified by reference numeral 44) extending laterally outward from one of its side edges. Integrated circuit chips 32 and 34 both includes a plurality of voids or notches (one of which on each of chips 32 and 34 is identified by reference numeral 46) extending laterally inward from one of its side edges. The nodules 44 are formed at locations along the edge of integrated circuit chips 32 and 34 at positions selected to correspond to positions of the voids or notches 46 of integrated circuit chip 40 so that integrated circuit chips 32 and 34 may be connected to integrated circuit chip 40 by urging the nodules 44 of integrated circuit chip 40 into the voids or notches 46 of integrated circuit chips 32 and 34.


As may be noted from an examination of FIGS. 1 and 2, the nodules 44 of integrated circuit chip 40 and the voids or notches 46 of integrated circuit chips 32 and 34 are shown formed on raised regions 48. These regions are shown to highlight the nodules 44 and the voids or notches 46. Persons of ordinary skill in the art will appreciate that such raised regions 48 are not necessary for practicing the present invention and that nodules 44 and the voids or notches 46 can be created without forming such regions. In embodiments where such regions 48 are employed persons of ordinary skill in the art will appreciate that they may be formed by using appropriate known masking and surface etch-back steps on the chips 32, 34, and 40 or by forming layers on the surfaces of the chips 32, 34, and 40 from known materials using known techniques.


As in the embodiment shown in FIG. 1, the optical components 36, 38, and 42 are positioned on their respective integrated circuit chips 32, 34, and 40 such that when the nodules 44 of integrated circuit chip 40 are engaged in the voids or notches 46 of integrated circuit chips 32 and 34, the inputs/outputs of optical components 36 and 38 are in alignment with the ends of waveguide 42 on integrated circuit chip 40 to facilitate optical signal transfer between the optical components 36 and 38 via waveguide 42. As in the embodiment shown in FIG. 1, the nodules are either formed from a metal or have a metal layer formed thereon, and a metal layer is preferably formed on the side edges of the nodules 44 and the notches 46 so that the nodules and notches may be connected together by a process such as soldering. In one embodiment, the metal layer may be formed from a deposited layer of copper followed by a layer of electroless tin.


Persons of ordinary skill in the art will appreciate that the arrangements shown in FIGS. 1 and 2 allow an optical system to be designed such that each individual optical component may be fabricated on a substrate formed from a material most compatible with the nature of the individual optical component. Such skilled persons will also appreciate that, while both FIGS. 1 and 2 show the interconnect structure of the present invention disposed along a single side edge of each of the integrated circuit chips 12, 14, 32, 34, and 40, embodiments of the present invention are contemplated wherein nodules and/or voids or notches can be formed on more than one side edge of each integrated circuit chip, thus allowing for more densely packed and complex systems than those shown in FIGS. 1 and 2. The arrangement of the nodules and notches in FIG. 2 can be reversed in whole or in part. For example, one or both of chips 32 and 34 can include one or more nodules 44 and chip 40 can include corresponding notches 46, or as will be shown with reference to FIG. 5, different arrangements of interlocking nodules can be used. Varying the arrangements can be used to “key” the interlocking system to avoid incorrect assembly and ensure that multiple chips are properly interconnected.


Referring now to FIG. 3, a top view of system 10 of FIG. 1 is shown with integrated circuit chips 12 and 14 including optical components 16 and 18, respectively. Integrated circuit chips 12 and 14 are coupled to one another by engaging nodules 20 into voids or notches 22. As can be seen from an examination of FIG. 3, in the illustrative embodiment shown therein the voids or notches 22 are relatively positioned such that, when the two are engaged, the optical components 16 and 18 are aligned together along an optical axis (shown at a dashed line identified by reference numeral 48). As shown by the cross hatching in FIG. 3, the nodules are either formed from a metal or have a metal layer deposited thereon, and a metal layer is preferably formed on the side surfaces of the notches 22 so that the nodules and the notches may be connected together by a process such as soldering. In one embodiment the metal layer may be formed from a deposited layer of copper followed by a layer of electroless tin.


As can also be seen from an examination of FIG. 3, in the illustrative embodiment shown therein the voids or notches 22 are formed to be deeper than the lengths of nodules 20. This allows integrated circuit 12 to be reliably positioned (e.g., seated against) with respect to integrated circuit 14 to ensure that the chips are separated by a minimum possible distance. In addition, it can be seen that the distal ends of nodules 20 may be somewhat tapered to facilitate engagement of the nodules 20 into the voids or notches 22. Persons of ordinary skill in the art will appreciate that the same interconnect geometries may be used for embodiments such as the one depicted in FIG. 2.


Referring now to FIG. 4, a top view of another embodiment of the present invention is illustrated. As in the embodiment shown in FIG. 3, integrated circuit chips 12 and 14 include optical components 16 and 18, respectively, are coupled to one another by engaging nodules 20 into voids or notches 22. As shown by the cross hatching in FIG. 4, the nodules are either formed from a metal or have a metal layer formed thereon, and a metal layer is preferably formed on the side surfaces of the notches 22 so that the nodules and notches may be connected together by a process such as soldering. In one embodiment the metal layer may be formed from a deposited layer of copper followed by a layer of electroless tin.


As can be seen from an examination of FIG. 4, in the illustrative embodiment shown therein the voids or notches 22 are relatively positioned such that, when the two are engaged, the optical components 16 and 18 are aligned together along an optical axis (shown at a dashed line identified by reference numeral 48). In the illustrative embodiment depicted in FIG. 4, the nodules 20 and the voids or notches 22 are not all disposed on one of the integrated circuit chips 12 and 14, but alternate on each of integrated circuit chips 12 and 14.


As can be seen from an examination of FIG. 4, in the illustrative embodiment shown therein the voids or notches 22 are also formed to be deeper than the lengths of nodules 20. This allows integrated circuit 12 to be reliably positioned with respect to (e.g., seated against) integrated circuit 14 to ensure that a minimum possible distance separates the chips. In addition, it can be seen that the distal ends of nodules 20 may be somewhat tapered to facilitate engagement of the nodules 20 into the voids or notches 22. Persons of ordinary skill in the art will appreciate that the same interconnect geometries may be used for embodiments such as the one depicted in FIG. 2.


Referring now to FIG. 5, a top view of another embodiment of the present invention is illustrated. As in the embodiments shown in FIGS. 3 and 4, integrated circuit chips 12 and 14 include optical components 16 and 18. In the embodiment of FIG. 5, both integrated circuit chips 12 and 14 include nodules 20. The nodules 20 are spaced apart by a distance slightly larger than the width of each nodule and are also offset from one another so that nodules from one of the integrated circuit chips 12 and 14 are engaged in spaces between adjacent pairs of the nodules in the other one of integrated circuit chips 12 and 14 in order to align both optical components along optical axis 48. As shown by the cross hatching in FIG. 3, the nodules are either formed from a metal or have a metal layer formed thereon, and a metal layer is preferably formed on the side surfaces of the notches 22 so that the nodules and notches may be connected together by a process such as soldering. In one embodiment, the metal layer may be formed from a deposited layer of copper followed by a layer of electroless tin.


In the embodiment shown in FIG. 5, the nodules protruding from the sides of the integrated circuit chips 12 and 14 are used in a ‘zipper’ like fashion, generally in a friction-fit manner, as shown in to align the optical components of different chips to facilitate chip-to-chip optical transmission.


In fabricating waveguides on silicon-on-insulator (SOI) wafers single mode encapsulation in the waveguide is very important. Optical waveguides in SOI have the benefit of the index step between silicon and the buried SiO2 layer, providing vertical confinement of light as noted in M. Schnarrenberger, L. Zimmermann, T. Mitze, J. Brans, and K Petermann, Facet preparation of SOI waveguides by etching and cleaving compared to dicing and polishing, IEEE International Conference on Group IVPhotonics, 2004, pp. 72-74. To achieve the single mode condition, the rib width W of the waveguide and the etching depth H-h can be chosen using the formula of Equation 1.











W
H



0.3
+

r


(

1
-

r
2







,

r
=


h
H


0.5






Equation





1








where H is the height of the top Si layer and h is the height from top of the buried oxide layer to the bottom of the etched part of the top Si layer.


In fabricating the optical quilt packaging structure according to one aspect of the present invention, the process is divided into two parts. In the first part nodules are fabricated on the edge of the chips and in the second part the photonic devices are fabricated on the chips. In the conventional quilt packaging process the nodules are fabricated during back-end processing. In accordance with one aspect of the present invention the order may optionally be changed so that photonic devices fabricated on the chips are not subjected to sputtering and chemical mechanical polishing (CMP) processes after they are fabricated.


Referring now to FIG. 7, a fabrication process flow for fabricating an optical quilt packaging structure employing waveguides is shown. The process illustrated in FIG. 7 does not include the process steps necessary for formation of the optical components on the integrated circuit chips. Persons of ordinary skill in the art are presumed to be capable of performing such processing steps.


The process starts at reference numeral 50. At reference numeral 52 a photolithographic process is performed to define the nodule (and/or notch) area and then deep reactive ion etching (DRIE) is used to form trenches for the nodules. A Bosch DRIE process (see, e.g., R. B. Bosch Gmbh, U.S. Pat. Nos. 4,855,017, 4,784,720, and German Patent 4241 045C1, 1994), which alternates between an SF6 etch cycle and a C4F8 sidewall passivation cycle may be used to perform this process.


Next, as shown at reference numeral 54, trenches are formed for the well-known damascene copper process that will be employed to form the nodules. Then, an adhesion layer is applied and the nodules are formed by a plating or other additive manufacturing process. In one embodiment, as shown at reference numeral 56, a thin Ti/Cu seed layer is sputtered and copper electroplating is performed to fill the trenches. At this point, the notches are also metallized. After that, as shown at reference numeral 58, a chemical mechanical polishing process (CMP) is performed to planarize the surface and form the nodules. In one exemplary embodiment, the nodules are 15 μm wide, 100 μm long and 20 μm thick. Alternately, the nodules may be formed by etching them out of the semiconductor material or out of a layer of another material formed on the semiconductor material and then covered with a deposited metal layer as taught herein. As taught herein, interlocking nodules can be employed. Persons of ordinary skill in the art will appreciate that lengths, widths, and depths of the interlocking features in any given embodiment according to the present invention are a matter of routine design choice. After forming the nodules, the wafer is separated into individual integrated circuit chips. Next, conductive material is applied. In the particular embodiment illustrated in FIG. 7, at reference numeral 60 Sn is electrolessly plated on the chips to coat only the copper surface at the sidewalls of the portion of the nodule that protrudes from the edge of the integrated circuit chip. Next, at reference numeral 62, a DRIE processing step (e.g., the Bosch process) is used again to etch vertically all way through the wafer to separate the chips. In actual fabrication process many chips can be simultaneously fabricated from one large wafer or from a plurality of wafers.


At reference numeral 64, the chips to be interconnected are positioned together with the nodules received in the notches and are connected by soldering them together. This process is essentially the same regardless of which of the embodiments shown in FIGS. 3 through 5 is employed. The process ends at reference numeral 66.


The second part of the fabrication is to form waveguides on the quilt packaging structure for optical transmission. Either a DRIE process or a reactive ion etching (RIE) process can be employed. In one embodiment, positive photoresist AZ1813 may be used to pattern the waveguide as well as a trench on either side of the waveguide. An auto stepper system may be used to perform the lithographic process. Etching Si in RIE may employ, for example, a mixture of SF6 (about 15 sccm) and O2 (about 15 sccm) with an etch rate of 400 nm/min. The pressure of the process may be about 40 mTorr and the power used may be about 75 watt. SF6 may be used to etch the Si substrate and O2 may be added to etch photoresist layer from the top to eliminate the polymer formation in the photoresist layer due to high-energy interaction between the SF6 ion and the photoresist. Using presently available technology, waveguides may typically vary from 1 μm-6 μm in width with trenches of 1 μm-15 μm wide in between them may be successfully fabricated.


The airgap between the two chips (and the waveguides) should be minimized. In an exemplary optical quilt packaging process, the chips can actually butt together or can be separated by a short distance. If the nodules are recessed appropriately, gaps in the order of about 4-10 microns or less can be realized.


The male-female coupling structure shown in FIGS. 1 through 3, where the male nodules are protruding from the edge of the chip as before, but the female nodules are not provided, may be used to reduce the chip-to-chip distance. The distance between the waveguides can be reduced up to 0.5 μm by this way, which can significantly increase the normalized transmission, e.g., to around 80%.


According to another aspect of the present invention, shown with reference to FIG. 6 to which attention is now drawn, an index matching material 72 of refractive index in the range of about 2-2.8, such as As2S3 chalcogenide glass (refractive index 2.4), can be formed in the air gap between two Si waveguides 74 and 76, disposed on integrated circuit chips 78 and 80, respectively, to increase normalized optical transmission to between about 75-90%. A material such as As2S3 chalcogenide glass (refractive index 2.4 may be selected as the index matching material. To fill the air gap in between the waveguides 74 and 76, a solution of As2S3 in n-propylamine (0.2 g/ml) can be spun on chips 78 and 80 containing the waveguides 74 and 76. The spin speed may be varied from 3000 rpm to 5000 rpm to vary the glass thickness. After spinning the films are baked at 100° C. for 30 min to evaporate the solvent. The thickness of the spin-on glass depends on the spin speed.


Modification of the existing quilt packaging technique for its optical application provides a new way for better quality and low cost chip-to-chip optical integration. At the same time the optical quilt packaging provides a great opportunity for optical source, sensor and detector optimization. Persons of ordinary skill in the art will appreciate that, because the interconnecting nodules or nodule/notch pairs are metallized, they may also be used as electrical interconnects between the different chips.


While embodiments and applications of this invention have been shown and described, it would be apparent to those skilled in the art that many more modifications than mentioned above are possible without departing from the inventive concepts herein. The invention, therefore, is not to be restricted except in the spirit of the appended claims.

Claims
  • 1. A quilt packaging system comprising: first, second, and third integrated devices formed on surfaces of respective first, second, and third integrated circuit chips;the first integrated circuit chip including a nodule or void that is mated with a respective void or nodule on the second integrated circuit chip, and the third integrated circuit chip including a nodule or void that is mated with another respective void or nodule on the second integrated circuit chip, wherein each nodule extends laterally from an edge surface of its integrated circuit chip and each void is formed along an edge surface of its integrated circuit chip;the first integrated device is an optical emitter;the third integrated device is an optical detector; andthe second integrated device is an optical waveguide for conducting an optical signal from the optical emitter to the optical detector.
  • 2. The quilt packaging system of claim 1, wherein one of the nodules of one of the integrated circuit chips is at least partially disposed within at least one of the voids of another one of the integrated circuit chips.
  • 3. The quilt packaging system of claim 1, wherein: each of the first and third integrated circuit chips include one or more voids; andthe second integrated circuit chip includes one or more nodules at least partially disposed in the one or more voids of the of the first and third integrated devices.
  • 4. A quilt packaging system comprising: first, second, and third integrated devices formed on surfaces of respective first, second, and third integrated circuit chips;one or more interconnecting structures on each integrated circuit chip, each interconnecting structure comprising (i) one or more interconnecting nodules extending from an edge surface of the integrated circuit chip and (ii) one or more interconnect voids formed along an edge surface of the integrated circuit chip, wherein the first integrated circuit chip includes a nodule or void that is mated with a respective void or nodule on the second integrated circuit chip, and wherein the third integrated circuit chip includes a nodule or void that is mated with another respective void or nodule on the second integrated circuit chip;the first integrated device is an optical emitter;the third integrated device is an optical detector; andthe second integrated device is an optical waveguide for conducting an optical signal from the optical emitter to the optical detector.
  • 5. The quilt packaging system of claim 4, wherein one of the interconnect nodules of one of the integrated circuit chips is at least partially disposed within at least one of the interconnect voids of another one of the integrated circuit chips.
  • 6. The quilt packaging system of claim 4, wherein: each of the first and third integrated circuit chips include one or more interconnect voids; andthe second integrated circuit chip includes one or more interconnect nodules at least partially disposed in the one or more interconnect voids of the of the first and third integrated devices.
CROSS REFERENCE TO RELATED APPLICATIONS

This application is a continuation of co-pending U.S. patent application Ser. No. 14/158,156, filed on Jan. 17, 2014, which claims the benefit of U.S. Provisional Patent Application 61/849,090, filed Jan. 18, 2013 and which is a continuation-in-part of U.S. patent application Ser. No. 14/090,993, filed on Nov. 26, 2013, which is a continuation of U.S. patent application Ser. No. 11/599,283, filed on Nov. 15, 2006, now U.S. Pat. No. 8,623,700, which is a continuation of U.S. patent application Ser. No. 10/933,417, filed on Sep. 3, 2004, now U.S. Pat. No. 7,612,443, which claims the benefit of U.S. Provisional Patent Application 60/499,885, filed Sep. 4, 2003, all of which are incorporated herein by reference in their entirety.

US Referenced Citations (165)
Number Name Date Kind
3771219 Tuzi et al. Nov 1973 A
4542397 Biegelsen et al. Sep 1985 A
4695872 Chatterjee Sep 1987 A
4784720 Douglas Nov 1988 A
4855017 Douglas Aug 1989 A
4855809 Malhi et al. Aug 1989 A
4868638 Hirata et al. Sep 1989 A
4931021 Mohan Jun 1990 A
4990462 Sliwa, Jr. Feb 1991 A
4996587 Hinrichsmeyer et al. Feb 1991 A
5025306 Johnson et al. Jun 1991 A
5031072 Malhi et al. Jul 1991 A
5071363 Reylek et al. Dec 1991 A
5092036 Hu et al. Mar 1992 A
5140745 McKenzie, Jr. Aug 1992 A
5185292 Van Vonno et al. Feb 1993 A
5198888 Sugano et al. Mar 1993 A
5239447 Cotues et al. Aug 1993 A
5250847 Baskett Oct 1993 A
5256562 Vu Oct 1993 A
5275958 Ishikawa Jan 1994 A
5281852 Normington Jan 1994 A
5343075 Nishino Aug 1994 A
5357122 Okubora Oct 1994 A
5404044 Booth et al. Apr 1995 A
5404265 Moresco et al. Apr 1995 A
5478781 Bertin et al. Dec 1995 A
5482887 Duinkerken et al. Jan 1996 A
5488765 Kubota et al. Feb 1996 A
5493769 Sakai et al. Feb 1996 A
5501893 Laermer et al. Mar 1996 A
5532519 Bertin Jul 1996 A
5571754 Bertin et al. Nov 1996 A
5600101 Sakai Feb 1997 A
5604328 Kubota et al. Feb 1997 A
5606198 Ono et al. Feb 1997 A
5625221 Kim et al. Apr 1997 A
5625935 Kubota et al. May 1997 A
5635669 Kubota et al. Jun 1997 A
5635670 Kubota et al. Jun 1997 A
5656856 Kweon Aug 1997 A
5699073 Lebby Dec 1997 A
5712190 Bertin Jan 1998 A
5731222 Malloy et al. Mar 1998 A
5793116 Rinne et al. Aug 1998 A
5801448 Ball Sep 1998 A
5802699 Fjelstad et al. Sep 1998 A
5854514 Roldan et al. Dec 1998 A
5877561 Kim Mar 1999 A
5892287 Hoffman et al. Apr 1999 A
5903059 Bertin May 1999 A
5904496 Richards et al. May 1999 A
5912808 Ikemoto Jun 1999 A
5953214 Dranchak et al. Sep 1999 A
5963793 Rinne et al. Oct 1999 A
5963796 Kim Oct 1999 A
6002170 Kim et al. Dec 1999 A
6008530 Kano Dec 1999 A
6035528 Sasaki et al. Mar 2000 A
6040235 Badehi Mar 2000 A
6107179 Zomorrodi et al. Aug 2000 A
6110823 Eldridge et al. Aug 2000 A
6121119 Richards et al. Sep 2000 A
RE36916 Moshayedi Oct 2000 E
6127274 Igel et al. Oct 2000 A
6151220 Sakamoto et al. Nov 2000 A
6151775 Sakai Nov 2000 A
6181560 Kim Jan 2001 B1
6235551 Farnworth et al. May 2001 B1
6250819 Porte Jun 2001 B1
6256880 Ulmer et al. Jul 2001 B1
6268655 Farnworth et al. Jul 2001 B1
6271597 Medlen et al. Aug 2001 B1
6272745 Kersten et al. Aug 2001 B1
6281588 Di Stefano et al. Aug 2001 B1
6287949 Mori et al. Sep 2001 B1
6288627 Ulmer Sep 2001 B1
6310381 Taniguchi Oct 2001 B1
6316287 Zandman et al. Nov 2001 B1
6320251 Glenn Nov 2001 B1
6351880 Palmer et al. Mar 2002 B1
6369445 Khoury Apr 2002 B1
6379999 Tanabe Apr 2002 B1
6380619 Ahiko et al. Apr 2002 B2
6399419 Shibata et al. Jun 2002 B1
6400006 Neu et al. Jun 2002 B2
6410406 Farnworth et al. Jun 2002 B1
6414374 Farnworth et al. Jul 2002 B2
6441497 Han Aug 2002 B1
6442044 Farnworth et al. Aug 2002 B2
6451705 Trapp et al. Sep 2002 B1
D466873 Kasem et al. Dec 2002 S
6506664 Beyne et al. Jan 2003 B1
6521970 Takiar et al. Feb 2003 B1
6534726 Okada et al. Mar 2003 B1
D472528 Kasem et al. Apr 2003 S
6573157 Sato Jun 2003 B1
6590282 Wang et al. Jul 2003 B1
6603190 Kosaki et al. Aug 2003 B2
6624505 Badehi Sep 2003 B2
6635829 Ulmer et al. Oct 2003 B2
6635960 Farrar Oct 2003 B2
6635962 Shibata et al. Oct 2003 B2
6642137 Yeh et al. Nov 2003 B2
6660561 Forthun Dec 2003 B2
6664129 Siniaguine Dec 2003 B2
6680528 Matsuo et al. Jan 2004 B2
6682953 Sakai et al. Jan 2004 B2
6686654 Farrar et al. Feb 2004 B2
6690088 MacIntyre Feb 2004 B2
6691408 Biron Feb 2004 B2
6717275 Matsuura et al. Apr 2004 B2
6727111 Tsukada Apr 2004 B2
6727116 Poo et al. Apr 2004 B2
6735855 Akram et al. May 2004 B2
D492267 Kawajiri et al. Jun 2004 S
6751101 Sakai Jun 2004 B2
6760227 Sakai et al. Jul 2004 B2
6768195 Drost Jul 2004 B2
6800505 Farnworth et al. Oct 2004 B2
6808522 Richards et al. Oct 2004 B2
6825547 Farnworth et al. Nov 2004 B2
6828173 Farnworth et al. Dec 2004 B2
6838774 Patti Jan 2005 B2
6870270 Kobrinsky et al. Mar 2005 B2
6870271 Sutherland et al. Mar 2005 B2
6893162 Vegny May 2005 B2
6924551 Rumer et al. Aug 2005 B2
6969907 Imai et al. Nov 2005 B2
6972243 Patel Dec 2005 B2
7030488 Kiss Apr 2006 B2
7086134 Dautartas et al. Aug 2006 B2
7259466 Freeman et al. Aug 2007 B2
7290321 Steinberg et al. Nov 2007 B2
7327022 Claydon et al. Feb 2008 B2
7608919 Bernstein Oct 2009 B1
7612443 Bernstein Nov 2009 B1
8021965 Bernstein Sep 2011 B1
8581383 Pozder Nov 2013 B2
8623700 Bernstein Jan 2014 B1
9521742 Engel Dec 2016 B2
9620473 Hall Apr 2017 B1
9633976 Bernstein Apr 2017 B1
10090233 Carney Oct 2018 B2
20010053565 Khoury Dec 2001 A1
20020094607 Gebauer et al. Jul 2002 A1
20020140084 Kimura Oct 2002 A1
20020164114 Golub Nov 2002 A1
20020183721 Santini, Jr. et al. Dec 2002 A1
20030002801 Vegny Jan 2003 A1
20030012697 Hahn et al. Jan 2003 A1
20040178496 Rapport et al. Sep 2004 A1
20040222518 Haba et al. Nov 2004 A1
20050077584 Uhland et al. Apr 2005 A1
20060081976 Patel Apr 2006 A1
20080285978 Choi et al. Nov 2008 A1
20110227200 Chow et al. Sep 2011 A1
20140209159 Ni Jul 2014 A1
20140268592 Kulick Sep 2014 A1
20170125350 Kulick May 2017 A1
20170125389 Kulick May 2017 A1
20170127518 Kulick May 2017 A1
20170162532 Kulick Jun 2017 A1
20170179093 Hall Jun 2017 A1
20170229416 Hall Aug 2017 A1
Foreign Referenced Citations (4)
Number Date Country
4241045 May 1994 DE
0405865 Jan 1991 EP
1 048 964 Nov 2000 EP
2003222633 Aug 2003 JP
Non-Patent Literature Citations (18)
Entry
G. H. Bernstein, Q. Liu, Z. Sun, and P. Fay, “Quilt-Packaging: A New Paradigm for Interchip Communication”, Proc. IEEE 7th Electronics Packaging Technology Conference, 2005, pp. 1-6 (para. 5 of spec as filed).
G. H. Bernstein, Q. Liu, M. Yan, Z. Sun, D. Kopp, W. Porod, G. Snider, and P. Fay, “Quilt Packaging: High-Density, High-Speed Interchip Communications”, IEEE Trans. Advanced Packaging, vol. 30, No. 4, Nov. 2007. (para 5 of spec as filed).
M. Schnarrenberger, L. Zimmermann, T. Mitze, J. Brans, and K Petermann, “Facet Preparation of SOI Waveguides by Etching and Cleaving Compared to Dicing and Polishing”, IEEE International Conference on Group IVPhotonics, 2004, pp. 72-74. (para. 39 of spec as filed).
Q. Liu, P. Fay, and G. H. Bernstein, “A Novel Scheme for Wide Bandwidth Chip-to-Chip Communications”, International Microelectronics and Packaging Society—JMEP, vol. 4, No. 1, 1st Qtr, 2007.
W. G. Gilroy, “Notre Dame researchers introduce ‘Quilt Packaging’ to address interchip interconnect problem”, Lumen Magazine, Nov. 2006.
Advancing Microelectronics article regarding Gary Bernstein, Jul. / Aug. 2007, vol. 34 No. 4, pp. 1-2; 32-34.
G. H. Bernstein, P. Fay, NSF proposal for “Novel Superconnects for Ultrahigh-Performance Hybrid Communications Systems”, Jun. 6, 2006.
G. H. Bernstein, “Defense-Related Research in EE and CSE at the University of Notre Dame”, at slides 16-17, Dec. 6, 2006.
U. Varshney, NSF presentation, at slide 11, Nov. 16-17, 2006.
G. H. Bernstein, Interfacing from the Molecular to System Size Scales, Nanoelectronics, Nanophotonics, and Nanomagnetics, Report of the National Nanotechnology Initiative Workshop Feb. 11-13, 2004, at 71-73.
G. H. Bernstein, Q. Liu, G. Snider, A. Tong, W. Buckhanan, J. Kulick, and P. Fay, “Quilt Packaging—A New Concept in System Integration”, Presentation of Sep. 28-29, 2006.
Q. Liu, M. Yan, A. Tong, G. Snider, P. Pay and G. H. Bernstein, Technical Presentation and Abstract, “Fabrication and Characterization of Quilt Packaging: A Novel Inter-Chip Paradign for System-In-Package (SIP)”, Second International Workshop on SOP, SIP, SOC Electronics Technologies, Atlanta, Ga., Sep. 28-29, 2006.
P. Christie and D. Stroobandt, “The Interpretation and Application of Rent's Rule”, IEEE Trans. on VLSI Systems, Special Issue on System-Level Interconnect Prediction, vol. 8, No. 6, pp. 639-648 (2000).
Bass, et al., “Beam Lead Quartz Chips for Superconducting Millimeter-Wave Circuits”, Proc. SPIE vol. 4855, Millimeter and Submillimeter Detectors for Astronomy, Thomas G. Phillips, Jonas Zmuidzinas, Editors, Feb. 2003, pp. 415-426.
S. Kiyono, et al., “Consideration of Chip Circuit Damages on DCS-FBGA Packages”, presented at 52nd Electronic Components and Technology Conferences, May 2002, San Diego, CA.
Wu, L., Wang, Y.P., Hsiao C. S., “Innovative Stack-Die Package-S2BGA”, presented at 52nd Electronic Components and Technology Conferences, May 2002, San Diego, CA.
M. Sunohara, et al., “Development of Wafer Thinning and Double-Sided Bumping Technologies for the Three-Dimensional Stacked LSI”, presented at 52nd Electronic Components and Technology Conferences, May 2002, San Diego, CA.
“Intel Stacked Chip Scale Packaging Products” (Nov. 2004), available at http://www.intel.com/design/flcomp/prodbref/298051.htm. and http://web.archive.org/web/20041103024315/http://www.intel.com/design/flcomp/PRODBREF/298051.htm.
Related Publications (1)
Number Date Country
20170229416 A1 Aug 2017 US
Provisional Applications (2)
Number Date Country
61849090 Jan 2013 US
60499885 Sep 2003 US
Continuations (3)
Number Date Country
Parent 14158156 Jan 2014 US
Child 15493753 US
Parent 11599283 Nov 2006 US
Child 14090993 US
Parent 10933417 Sep 2004 US
Child 11599283 US
Continuation in Parts (1)
Number Date Country
Parent 14090993 Nov 2013 US
Child 14158156 US