This Nonprovisional application claims priority under 35 U.S.C. §119(a) on Patent Application No. 2009-010941 filed in Japan on Jan. 21, 2009, the entire contents of which are hereby incorporated by reference.
The invention relates to a semiconductor device and a manufacturing method thereof, in each of which a semiconductor element is connected in such a manner that its semiconductor element surface faces to a substrate on which wiring patterns are formed.
Conventionally, a semiconductor element and a substrate are electrically connected through wire bonding. However, wire bonding requires that the ends of wires are located outside of the chip. This results in a big mounting size. In addition, the semiconductor element and the substrate are connected with a large connection distance therebetween. This leads to a big inductance, which makes it difficult to attain fast performance.
Under these circumstances, flip-chip mounting has been frequently employed in recent years. Flip-chip mounting is a mounting method in which connection electrodes used for bonding to the substrate are formed on input terminals (pads) provided on a connection surface of the semiconductor (semiconductor element surface), and then the connection surface and the surface of the substrate are disposed to confront each other so that the connection electrodes on the connection surface and the electrodes on the substrate (wiring patterns) are connected with each other. Since the connection distance between the semiconductor element and the substrate is short, semiconductor devices mounted by flip-chip mounting are more suitable for achieving fast performance in comparison to those mounted by wire-bonding mounting.
The mounting method, as represented by the aforementioned flip-chip mounting method, in which the connection surface of the semiconductor element and the surface of the substrate are disposed to confront each other, is generally called face-down mounting method. In the face-down mounting method, as illustrated in
Here, in the semiconductor device 300, as illustrated in
In consideration of this problem, Patent Literature 1 discloses a semiconductor device that is improved in its bonding reliability by enlarging a surface area of the bump electrodes (connection electrodes). In the semiconductor device 400 described in Patent Literature 1, as illustrated in
Also, Patent Literature 2 discloses a semiconductor device that improves its bonding reliability by forming solder bumps (connection electrodes) in fillet shape with acute contact angles. It is known that fillet-shaped solder bumps mitigate the concentration of stress on the vicinity of the bond parts and thus can improve bonding reliability. In the semiconductor device 500 of Patent Literature 2, as illustrated in
Patent Literature 1
Japanese Patent Application Publication, Tokukaihei, No. 10-12620 A (Publication Date: Jan. 16, 1998)
Patent Literature 2
Japanese Patent Application Publication, Tokukaisho, No. 62-139386 A (Publication Date: Jun. 23, 1987)
However, in the semiconductor device 400 described in Patent Literature 1, it is necessary that the auxiliary bump electrodes 403b be formed in addition to the main bump electrodes 403a. Therefore, the increase of the total number of the bump electrodes 403 involves increase in the raw material for the bump electrodes 403 and gain in the weight of the semiconductor device 400. Moreover, since the amount of solder used for the bump electrodes 403a and 403b respectively are not even, the forming process of the bump electrodes 403 involves more complexity. In addition, when the composition of the auxiliary bump electrodes 403b is different from that of the main bump electrodes 403a, there is a problem that the forming process of the bump electrodes 403 is accompanied by an addition of a process.
Furthermore, in the semiconductor device 500 described in Patent Literature 2, since the solder bumps 503 are formed in fillet shape, it is necessary to add height control pins 507 that penetrate the substrate 510. Therefore, there are problems that the number of components increases and that additional steps such as passing the height control pins 507 through the substrate 510 is involved.
As stated above, the conventional technologies are accompanied by the increase of raw material, components, process or the others. Therefore, there are problems of the increase of manufacturing costs of semiconductor devices and extension of the manufacturing lead time.
This invention is made in view of the above-mentioned conventional problems, and an object thereof is to provide a semiconductor device with a high bonding reliability without involving increase of raw material, components, process or the others. Another object of the invention is to provide a manufacturing method of the above semiconductor device.
A semiconductor device of the present invention is configured such that in which wiring patterns on a substrate and connection electrodes are electrically connected by face-down mounting, the connection electrodes being made from a conductive material and formed on a connecting surface of a semiconductor element. In order to attain the object, the semiconductor device of the present invention is configured such that a part of said wiring patterns has such a width that allows the connection electrodes formed on the part of said wiring patterns to have a fillet shape.
According to the invention, by configuring the width of a part of the wiring patterns as described above, fillet-shaped connection electrodes that are not likely to be affected by stress are formed on the wiring patterns.
As a result, it is possible to realize a semiconductor device having a high bonding reliability without increasing raw material, components, process and the others.
For a fuller understanding of the nature and advantages of the invention, reference should be made to the ensuing detailed description taken in conjunction with the accompanying drawings.
The semiconductor device of the present invention has, as described above, a structure in which the width of a part of the wiring patterns is configured in such a manner that fillet-shaped connection electrodes are formed on the wiring patterns.
Therefore, it brings about an effect that a semiconductor device having high bonding reliability and a manufacturing method thereof can be provided without involving increase of raw material, components or process and the others.
a) is a cross-sectional view illustrating the substrate constituting the semiconductor device illustrated in
b) is a cross-sectional view illustrating the substrate constituting the semiconductor device illustrated in
a) is a cross-sectional view illustrating the semiconductor element and connection electrodes constituting the semiconductor device illustrated in
b) is a cross-sectional view illustrating a semiconductor element and a connection electrode constituting the semiconductor device illustrated in
c) is a cross-sectional view illustrating a semiconductor element and a connection electrode constituting the semiconductor device illustrated in
a) is a plan view illustrating an example of the positional distribution of the arrangement of barrel-shaped and fillet-shaped connection electrodes on the connection surface of the semiconductor element.
b) is a plan view illustrating an example of the positional distribution of the arrangement of barrel-shaped and fillet-shaped connection electrodes on the connection surface of the semiconductor element.
One embodiment of the invention is described as below with reference to
a) and
As illustrated in
The wiring patterns 11 are made of a conductive material, and are formed by patterning a metal film made of copper or the like by e.g. photolithography. In addition, as illustrated in
a) to
The solder resist 12 is constituted by a thermosetting epoxy resin film or the like and prevents the constituent of the connection electrodes 3 from being adhered to the substrate 10 to which the connection electrodes 3 are not bonded.
This results from that the wiring patterns 11b bonded to the fillet-shaped connection electrodes 3b formed at the peripheral corner parts of the semiconductor element 2 is broader in width than the normal wiring patterns 11a. The fillet-shaped connection electrodes 3b are less likely to be affected by heat stress and shear stress than the barrel-shaped connection electrodes 3a. Therefore, it is possible to enhance bonding reliability of the semiconductor device 1 by preventing the respective bond parts of the semiconductor element 2 and the fillet-shaped connection electrodes 3b and of the substrate 10 and the fillet-shaped connection electrodes 3b from breaking.
Hereinafter, how to form the fillet-shaped connection electrodes 3b is described in detail.
In the semiconductor device 1, in order to form the fillet-shaped connection electrodes 3b, the wiring patterns 11b are formed with a broader width in comparison to the normal wiring patterns 11a.
Therefore, in the semiconductor device 1, the fillet-shaped connection electrodes 3b are formed on the wiring patterns 11b by configuring the width of the wiring patterns 11b to be broad with use of e.g. below-mentioned formulas. Specifically, for the semiconductor device 1, the width of the wiring patterns 11b is configured in accordance with the following method.
First, volume V1 of the barrel-shaped connection electrode 3a illustrated in (a) of
V1=[πh/6×(3a2+3r2+h2)]+[πh′/6×(3b2+3r2+h′2)] Formula 1
a: Radius of the top surface of the barrel-shaped connection electrode 3a (radius of the boundary face between the barrel-shaped connection electrode 3a and the semiconductor element 2)
b: Radius of the bottom surface of the barrel-shaped connection electrode 3a (radius of the boundary face between the barrel-faced connection electrode 3a and the wiring patterns 11a)
f: Center of gravity of the barrel-shaped connection electrode 3a
h: Distance from the center of gravity f to the top surface
h′: Distance from the center of gravity f to the bottom surface
r: Radius of the barrel-shaped connection electrode 3a
Next, since the barrel-shaped connection electrode 3a illustrated in (a) of
V2=(h+h′)/3(bottom area πr′2+top area πa2+πar′) Formula 2
Furthermore, because the volume V1 of the barrel-shaped connection electrode 3a and the volume V2 of the circular truncated cone are identical, the radius r′ of the bottom surface of the circular truncated cone can be calculated by substituting the Formula 1 and the Formula 2 for the following Formula 3.
V1=V2 Formula 3
Based on the radius r′ of the bottom surface of the circular truncated cone calculated as above, the width of the wiring patterns 11b illustrated in (c) of
In addition, in the semiconductor device 1, the wiring patterns 11b are formed at the peripheral corner parts of the semiconductor element 2, as a result of which the fillet-shaped connection electrodes 3b are formed at the peripheral corner parts.
Also, a part of the wiring patterns 11 on the substrate 10 may be lower in height than the normal wiring patterns 11a, for forming the fillet-shaped electrodes 3c on said configured wiring patterns 11.
As illustrated in (d) of
In addition, by configuring the width and height of a part of the wiring patterns 11, fillet-shaped connection electrodes may be formed.
Moreover, for example, by providing a concave portion on the top face of a part of the wiring patterns 11, the fillet-shaped connection electrode 3b may be formed on said wiring patterns.
Thus, according to this embodiment, by configuring at least one of the width and the height of the wiring patterns 11 at a desired position e.g. as described above, the fillet-shaped connection electrodes 3b (3c) can be formed on the configured wiring patterns 11b (11c).
Therefore, the fillet-shaped connection electrode 3b is formed at any position, and the fillet-shaped connection electrodes 3b can be formed at a desired position.
It is desirable that the position where the fillet-shaped connection electrodes 3b are formed be the peripheral corner parts of the semiconductor element 2, as can be seen in the semiconductor device 1. The peripheral corner parts of the semiconductor element 2 are the parts that are affected by stress the most. Therefore, by forming the fillet-shaped connection electrodes 3b there, breaking of the bond parts can effectively be prevented. This is because the bonding reliability of the semiconductor device 1 can be enhanced thereby.
As described above, it is possible to form the fillet-shaped connection electrodes 3b of the semiconductor device 1 by merely altering the form of a part of the wiring patterns 11. Therefore, according to this embodiment, no additional processes and components are required, and the semiconductor device 1 with a high bonding reliability can be realized without involving the increase of manufacturing costs and the extension of the manufacturing lead time.
a) and
Meanwhile, in the case of an area-array layout, as illustrated in
For example, as illustrated in
Consequently, as illustrated in
Next, a manufacturing method of the semiconductor device 1 is described. It is to be noted that the description of the manufacturing method of the semiconductor element 2 is omitted here, because it can be manufactured by using a widely known method.
First, the manufacturing method of the substrate 10 is described.
For the formation of the wiring patterns 11, a method such as “photolithography”, in which light is illuminated through a photomask, may be employed. First, as illustrated in (b) of
Subsequently, as illustrated in (c) of
Here, for the purpose of forming the fillet-shaped connection electrodes 3b, the photomask 22 is formed in such a manner that, in the wiring patterns 11 to be transcribed on the surface of the photoresist 21, the width of the wiring patterns 11 at an intended position be greater than the value calculated in accordance with the above-mentioned Formula 3.
Next, an alkali developer is sprayed for development. Since the photoresist 21 at the part chemically changed by the exposure is decomposed (positive method), the development leaves the photoresist 21 on the surface of the substrate 10 in accordance with the wiring patterns 11. As a result, as illustrated in (d) of
Then, as illustrated in (e) of
After the completion of the etching process, the photoresist remained on the formed metal film 20 is removed by ashing process using e.g. oxygen plasma, as illustrated in (f) of
At last, as illustrated in (g) of
The substrate 10 may be manufactured by going through the above-described processes.
It is to be noted that the manufacturing method of the substrate 10 is not limited to the subtractive process as described above, wherein the circuit is left by removing unnecessary parts from the substrate 10 entirely covered with the metal film 20. For example, it may be manufactured by the additive process, i.e. by adding the wiring patterns 11 to the substrate 10 afterwards.
Now, the bonding method of the semiconductor element 2 and the substrate 10 is described. In the semiconductor device 1, the semiconductor element 2 and the substrate 10 are bonded by the face-down mounting method.
Here, on the wiring patterns 11b at the peripheral corner parts of the semiconductor element 2, as illustrated in
The physical cleaning process can roughen the surface of the semiconductor element 2 or the substrate 10, so that the adhesiveness is enhanced due to greater adhering area and anchor effect thereby provided. In addition, the chemical cleaning process can remove contamination caused by organic matters on the surface of the substrate 10, so that the adhesiveness can be improved.
As described above, in the semiconductor device 1 of this embodiment, by configuring the width of the wiring patterns 11b to be greater than the value calculated by the above-mentioned formulas, it is possible to form fillet-shaped connection electrodes 3b on the configured wiring patterns 11b. In addition, as stated above, the configuration of the wiring patterns 11b is not limited to the width of the wiring patterns, but the height of the wiring patterns or the combination of the width and the height may also be configured.
The present invention is not limited to the description of the embodiments above, but may be altered within the scope of the claims. An embodiment based on a proper combination of technical means disclosed in different embodiments is encompassed in the technical scope of the present invention.
Referring to
In the semiconductor device 1, as illustrated in
As illustrated in
These fillet-shaped connection electrodes 3b disposed at the peripheral corner parts can mitigate the stress arising from the difference between the linear coefficients of expansion of the semiconductor element 2 and the substrate 10 and prevent the bond part from breaking.
In order to form the fillet-shaped connection electrodes 3b at the peripheral corner parts of the semiconductor element 2, the semiconductor element 1 is configured such that the width of the wiring patterns 11b at the peripheral corner parts is broad. In order to determine the width of the wiring patterns 11b, first, the volume V1 of the barrel-shaped connection electrode 3a illustrated in (a) of
V1=[πh/6×(3a2+3r2+h2)]+[πh′/6×(3b2+3r2+h′2)]=4.798×105 μm3
a: Radius of a top surface of the barrel-shaped connection electrode 3a (radius of the boundary face between the barrel-shaped connection electrode 3a and the semiconductor element 2)=35 μm
b: Radius of a bottom surface of the barrel-shaped connection electrode 3a (radius of the boundary face between the barrel-shaped connection electrode 3a and the wiring patterns 11a)=30 μm
h: Distance from a center of gravity f to the top surface=35.7 μm
h′: Distance from a center of gravity f to the bottom surface=40 μm
r: Radius of the barrel-shaped connection electrode 3a=50 μm
Next, in order to form the connection electrodes 3 at the peripheral corner parts as a fillet shape, radius r′ of the bottom surface of a circular truncated cone having the same volume V1=4.798×105 μm3, radius of the top surface a=35 μm and height h+h′=75.7 μm as the aforementioned barrel-shaped connection electrode is calculated according to the above-mentioned Formula 2 to obtain the value of 54.15 μm.
Thus, by configuring the width of the wiring patterns 11b at the peripheral corner part illustrated in
In the Example 2, an occupancy ratio of wiring patterns 11b on which fillet-shaped connection electrodes 3b are formed to the entire wiring patterns 11 is described with reference to
Also in this example, the connection electrodes 3 are made from solder.
Table 1 below shows relation between (i) the occupation ratio of the wiring patterns 11b to the entire wiring patterns 11 in terms of width and (ii) the shape of the connection electrode 3.
Wafer: 7.3 mm×7.3 mm
Number of solder bumps: 82/side×4 sides
Number of substrate patterns (number of lands): 82×4 sides
Width of patterns at the periphery: 108 μm
Width of other patterns: 60 μm
As shown in the Table 1, when the occupation ratio of the wiring patterns 11b is 20.7 percent, the shape of the connection electrode 3 is a circular truncated cone. That is, when the number of the configured wiring patterns 11b exceeds 20% of the number of the entire wiring patterns 11 formed on the substrate 10, the equilibrium condition between the surface tension F of solder and the gravity G is changed, and the space between the semiconductor element 2 and the substrate 10 becomes narrower. As a result, in some cases, the connection electrodes 3b formed on the wiring patterns 11b having the width calculated by the aforementioned formulas may not be formed to be fillet-shaped.
Therefore, when e.g. solder is used for the connection electrodes 3, according to the aforementioned Table 1 showing the experimental result, the number of the wiring patterns 11b whose width is configured should preferably be equal to or less than 20% of the number of the entire wiring patterns 11 of the semiconductor device 1.
In the semiconductor device of this embodiment, where at least one of the other ones of said connection electrodes have a barrel shape, it is preferable that the connection electrodes having the fillet shape be formed by configuring the width of the part of said wiring patterns to be greater than a diameter of a bottom surface of a circular truncated cone identical with the connection electrodes that have the barrel shape, in terms of height, top surface radius, and volume.
According to this structure, the fillet-shaped connection electrodes that are not likely to be affected by stress are easily formed on the wiring patterns whose width is configured to be greater than the diameter of the bottom surface of a circular truncated cone having the same height, radius of the top surface and volume as the barrel-shaped connection electrodes.
Consequently, a semiconductor device with a high bonding reliability can easily be realized.
Moreover, in the semiconductor device of this embodiment, it is preferable that at least one of said connection electrodes having the fillet shape be formed at each peripheral corner part of said semiconductor element.
According to this structure, the fillet-shaped connection electrodes are formed at the peripheral corner parts of the semiconductor device that are likely to be affected by stress the most.
Consequently, a semiconductor device with a higher bonding reliability can be realized.
Additionally, in the semiconductor device of this embodiment, it is preferable that said connection electrodes be made from one material selected from the group consisting of Ni, Cr, Au, Zn, Cu, solder, and lead-free solder or includes layers of two or more materials selected from the group.
According to this structure, connection electrodes having a superior workability and conductive property can be suitably formed.
In addition, the semiconductor device of this embodiment preferably comprises a surface coating material formed on said wiring patterns, the surface coating material being Sn, Au, Ni, Cu, solder, lead-free solder or organic solderability preservative.
According to this structure, oxidation of the wiring patterns and the like can effectively be prevented.
Moreover, in the semiconductor device of this embodiment, it is preferable that the connection electrodes be disposed on said semiconductor element in accordance with a peripheral or an area-array layout.
According to this structure, the bonding reliability of the semiconductor device having a peripheral or an area-array layout can be enhanced.
In addition, the semiconductor device of this embodiment preferably comprises a plurality of the semiconductor elements on one said substrate, wherein the plurality of the semiconductor elements are of the same or different kind.
According to this structure, two or more semiconductor elements of the same or different kind are mounted on one substrate.
As a result, it becomes possible to diversify and downsize the semiconductor device.
Furthermore, in the semiconductor of this embodiment, it is preferable that, in addition to said semiconductor element, discrete electronic components be mounted on said substrate.
According to this structure, it is possible to further diversify the semiconductor device.
In addition, the semiconductor device of this embodiment preferably comprises another semiconductor element which said semiconductor element is bonded to instead of bonding to said substrate.
According to this structure, even in the case where a semiconductor element and another semiconductor element are bonded, it is possible to form on a part of the wiring patterns fillet-shaped connection electrodes that are less likely to be affected by stress.
Moreover, a manufacturing method of a semiconductor device of this embodiment is arranged such that it comprises forming on said substrate the part of said wiring patterns having the width that allows the connection electrodes formed on the part of said wiring patterns to have the fillet shape.
According to this method, because the width of a part of the wiring patterns is configured as described above, a semiconductor device is manufactured, wherein the fillet-shaped connection electrodes that are not likely to be affected by stress are formed on these wiring patterns.
As a result, it becomes possible to manufacture a semiconductor device having a high bonding reliability without involving the increase of raw material, components, processes and the others.
In addition, in the manufacturing method of a semiconductor device of this embodiment, where at least one of the other ones of said connection electrodes have a barrel shape, it is preferable that the step of forming gives the part of said wiring patterns a width greater than a diameter of a bottom surface of a circular truncated cone identical with the connection electrodes that have the barrel shape, in terms of height, top surface radius, and volume.
According to this method, a semiconductor device can be easily manufactured, wherein the fillet-shaped connection electrodes that are not likely to be affected by stress are formed on the wiring patterns whose width is configured to be greater than the diameter of the bottom surface of a circular truncated cone having the same height, radius of the upper surface and volume as barrel-shaped connection electrodes.
Consequently, a semiconductor device with a high bonding reliability can easily be manufactured.
In addition, the manufacturing method of the semiconductor device of this embodiment preferably comprises bonding said connection electrodes and said wiring patterns on said substrate by heating.
According to this method, the connection electrodes and the wiring patterns on the substrate are easily bonded.
The invention being thus described, it will be obvious that the same way may be varied in many ways. Such variations are not to be regarded as a departure from the spirit and scope of the invention, and all such modifications as would be obvious to one skilled in the art are intended to be included within the scope of the following claims.
The invention can be preferably applied to semiconductor devices having built-in semiconductor elements for use in electronic devices such as information and telecommunication equipments.
Number | Date | Country | Kind |
---|---|---|---|
2009-010941 | Jan 2009 | JP | national |