Since the invention of integrated circuits, the semiconductor industry has experienced continuous rapid growth due to constant improvements in the integration density of various electronic components (i.e., transistors, diodes, resistors, capacitors, etc.). For the most part, these improvements in integration density have come from repeated reductions in minimum feature size, allowing more components to be integrated into a given chip area.
These integration improvements are essentially two-dimensional (2D) in nature, in that the volume occupied by the integrated components is essentially on the surface of the semiconductor wafer. Although dramatic improvements in lithography have resulted in considerable improvements in 2D integrated circuit formation, there are physical limitations to the density that can be achieved in two dimensions. One of these limitations is the minimum size needed to make these components. Also, when more devices are put into one chip, more complex designs are required. An additional limitation comes from the significant increase in the number and length of interconnections between devices as the number of devices increases. When the number and length of interconnections increase, both circuit RC delay and power consumption increase.
Three-dimensional integrated circuits (3DICs) were thus formed, wherein two dies or packages may be stacked, with through-silicon vias (TSVs) formed in one of the dies or packages to connect the other die to another substrate. Package on Package (PoP) is becoming an increasingly popular integrated circuit packaging technique because it allows for higher density electronics.
For a more complete understanding of the embodiments, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
The making and using of the embodiments of the disclosure are discussed in detail below. It should be appreciated, however, that the embodiments provide many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative and do not limit the scope of the disclosure.
A novel three-dimensional integrated circuit (3DIC) and the method of forming the same are provided. The intermediate stages of manufacturing an embodiment are illustrated. The variations of the embodiment are discussed. Throughout the various views and illustrative embodiments, like reference numbers are used to designate like elements.
Referring first to
The protective layer 106 is formed over the adhesive layer 104. As explained in greater detail below, a backside of an integrated circuit die will be placed over the protective layer 106. The protective layer 106 will provide structural support for bonding and help reduce die shift and ball cracking issues. The protective layer 106 also protects the adhesive layer 104 during subsequent processing. It has been found that portions of the adhesive layer 104 may be removed during subsequent processing steps, and that the residue from the adhesive layer 104 may adversely affect subsequent processing steps, including poor chip placement. The protective layer 106 may be formed of, for example, a polybenzoxazole (PBO), polymide, a solder resist, an epoxy with filler base material, such as LC tape, a die attach film (DAF), a polymer-based material, combinations thereof, or the like, to a thickness from about 1 μm to about 40 μm. Protective layers formed of these materials and thicknesses help control warpage, which in turn reduces poor jointing during die assembly.
Thereafter, as illustrated in
Referring to
The through vias 412 may extend above the first integrated circuit dies 614, and accordingly, the through vias 412 and the molding compound 716 may be further reduced such that electrical contact may be made to the first integrated circuit dies 614. The through vias 412 may be reduced by grinding, etching, or another suitable method.
Optionally, a cleaning process may be performed. The above grinding process may result in a grinding residue remaining on the through vias 412. The cleaning process removes or reduces this grinding residue, thereby allowing better electrical contact to be formed to the through vias 412. The cleaning process, which may result in a recess, may be a wet etch process using, for example, KOH, formic acid, H2SO4, a mixture of HF and HNO3, a mixture of HClO4 and H3COOH, or a solution of phosphoric acid (H3PO4) and hydrogen peroxide (H2O2) mixture.
Next, as shown in
Also shown in
Thereafter, as illustrated in
The contact pad openings 1024 may be formed using etching or laser drilling techniques. For example photolithography techniques may be used to deposit and pattern a mask over the protective layer 106. Thereafter, a dry or wet etch process may be used to form the openings and the mask may be removed.
Optionally, the through vias 412 may be recessed using an etch process to remove the seed layer 208 and/or portions of the through vias 412. It is believed that recessing or removing the seed layer 208 allows a better electrical connection as well as providing more of an indentation into which a solder ball may be placed as explained below. Furthermore, the recesses in the seed layer 208 and/or the through vias 412 may provide more structure support and reduce die shift. The etch process may be wet or dry etch process, such as a gas mixture of CF4, O2, and Ar, a chemical solution of phosphoric acid (H3PO4) and hydrogen peroxide (H2O2), referred to as DPP, or 2% hydrofluoric (HF) acid.
Optionally, a underfill 1136 may be placed between the first integrated circuit package 1126 and the second integrated circuit package 1128. The underfill material 1136 is dispensed between the first integrated circuit package 1126 and the second integrated circuit package 1128. The underfill material 1136 may be a liquid epoxy, deformable gel, silicon rubber, a combination thereof, and/or the like dispensed using acceptable dispensing equipment.
Thereafter,
The embodiment illustrated in
In comparison, the embodiment illustrated in
Referring first to
In yet another embodiment, processes similar to those discussed above may be utilized to form a package without through vias. For example,
Embodiments such as those discussed above may achieve better warpage control, particularly with thin integrated fan-out (InFO) PoP designs by providing an opposite stress than the warpage induced by the RDL formation. Furthermore, because excess seed layer material is removed prior to forming the molding compound, the amount of metal grinding, which may clog the grinding equipment and cause roughened ground surfaces, is reduced. The protective layer and/or recesses formed in the through vias also may reduce die shift and solder ball cracking by providing additional lateral support.
In an embodiment, a method of forming a semiconductor device is provided. The method includes forming a protective layer over a carrier substrate and forming through vias extending up from the protective layer. One or more dies are attached to the protective layer, and a molding compound is placed between the through vias ant the dies. Electrical connectors are placed on the through vias and electrical contacts on the dies. A debonding process removes the carrier wafer and the protective layer is exposed.
In another embodiment, a semiconductor device is provided. The semiconductor device includes a first package and a second package mounted on the first package. The first package includes one or more RDLs and an integrated circuit die on the RDLs. A molding compound is placed adjacent the sidewalls of the integrated circuit dies and through vias extend through the molding compound. A protective layer is over the integrated circuit dies.
In yet another embodiment, a method of forming a semiconductor device is provided. The method includes forming a seed layer over a carrier substrate and a protective layer over the seed layer, the protective layer having openings. Through vias are formed extending from the seed layer, the through vias extending through the openings of the protective layer. A die is attached to the protective layer, and a molding compound is formed between the through vias and the die. Electrical connectors are electrically coupled to the through vias and electrical contacts on the die. The carrier substrate is debonded, exposing the seed layer, and after the debonding, the seed layer is removed to expose the through vias.
In yet still another embodiment, a method of forming a semiconductor device is provided. The method includes forming a protective layer over a carrier substrate, the protective layer having an opening, and forming a through via in the opening of the protective layer. A die is attached to the protective layer, and a molding compound is formed between the through via and the die. Electrical connectors are electrically coupled to the through via and electrical contacts on the die, and after the electrically coupling, debonding the carrier substrate.
In yet still another embodiment, a semiconductor device is provided. The semiconductor device includes a first package, which further includes an integrated circuit die with a molding compound adjacent sidewalls of the integrated circuit die. A protective layer extends over the integrated circuit die and the molding compound, and through vias extends through the molding compound and the protective layer.
Although the embodiments and their advantages have been described in detail, it should be understood that various changes, substitutions, and alterations can be made herein without departing from the spirit and scope of the embodiments as defined by the appended claims. Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, and composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the disclosure. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps. In addition, each claim constitutes a separate embodiment, and the combination of various claims and embodiments are within the scope of the disclosure.
This application is a continuation of U.S. patent application Ser. No. 16/390,138, filed on Apr. 22, 2019, entitled “Interconnect Structure for Package-On-Package Devices,” now U.S. Pat. No. 10,515,875, which is a continuation of U.S. patent application Ser. No. 15/924,997, filed on Mar. 19, 2018, entitled “Interconnect Structure for Package-On-Package Devices,” now U.S. Pat. No. 10,269,685, which is a continuation of U.S. patent application Ser. No. 15/283,118, filed on Sep. 30, 2016, entitled “Interconnect Structure for Package-On-Package Devices and a Method of Fabricating,” now U.S. Pat. No. 9,922,903, which is a continuation of U.S. patent application Ser. No. 14/720,154, filed on May 22, 2015, entitled “Interconnect Structure For Package-On-Package Devices And A Method of Fabricating,” now U.S. Pat. No. 9,460,987, which is a continuation of U.S. patent application Ser. No. 13/787,547, filed on Mar. 6, 2013, entitled “Method of Fabricating Interconnect Structure for Package-on-Package Devices,” now U.S. Pat. No. 9,048,222, which applications are hereby incorporated herein by reference in their entirety.
Number | Name | Date | Kind |
---|---|---|---|
5634268 | Dalal et al. | Jun 1997 | A |
5804882 | Tsukagoshi et al. | Sep 1998 | A |
6333561 | Chen | Dec 2001 | B1 |
6555906 | Towle et al. | Apr 2003 | B2 |
7619901 | Eichelberger et al. | Nov 2009 | B2 |
7863088 | Brunnbauer et al. | Jan 2011 | B2 |
8039303 | Shim et al. | Oct 2011 | B2 |
8072059 | Shim et al. | Dec 2011 | B2 |
8097490 | Pagaila et al. | Jan 2012 | B1 |
8133762 | Pagaila et al. | Mar 2012 | B2 |
8193604 | Lin et al. | Jun 2012 | B2 |
8283205 | Pagaila et al. | Oct 2012 | B2 |
8291584 | Tanaka | Oct 2012 | B2 |
8319338 | Berry et al. | Nov 2012 | B1 |
8330273 | Brunnbauer et al. | Dec 2012 | B2 |
8354304 | Chow et al. | Jan 2013 | B2 |
8361842 | Yu et al. | Jan 2013 | B2 |
8474133 | Eichelberger et al. | Jul 2013 | B2 |
8476824 | Yu et al. | Jul 2013 | B2 |
8609465 | Kawahara | Dec 2013 | B2 |
8680647 | Yu et al. | Mar 2014 | B2 |
8703542 | Lin et al. | Apr 2014 | B2 |
8741690 | Meyer et al. | Jun 2014 | B2 |
8742579 | Pagaila et al. | Jun 2014 | B2 |
8759147 | Choi et al. | Jun 2014 | B2 |
8759964 | Pu et al. | Jun 2014 | B2 |
8778738 | Lin et al. | Jul 2014 | B1 |
8785299 | Mao et al. | Jul 2014 | B2 |
8796846 | Lin et al. | Aug 2014 | B2 |
8803306 | Yu et al. | Aug 2014 | B1 |
8809996 | Chen et al. | Aug 2014 | B2 |
8829676 | Yu et al. | Sep 2014 | B2 |
8877554 | Tsai et al. | Nov 2014 | B2 |
8889484 | Chen et al. | Nov 2014 | B2 |
8916969 | Chen et al. | Dec 2014 | B2 |
8928128 | Karikalan | Jan 2015 | B2 |
8952521 | Wojnowski et al. | Feb 2015 | B2 |
8975741 | Lin | Mar 2015 | B2 |
9000583 | Haba et al. | Apr 2015 | B2 |
9048222 | Hung | Jun 2015 | B2 |
9378982 | Lin et al. | Jun 2016 | B2 |
9460987 | Hung | Oct 2016 | B2 |
9659805 | Hu | May 2017 | B2 |
9685411 | Chen | Jun 2017 | B2 |
9799631 | Lin et al. | Oct 2017 | B2 |
9922903 | Hung | Mar 2018 | B2 |
10269685 | Hung | Apr 2019 | B2 |
10276536 | Pei | Apr 2019 | B2 |
10515875 | Hung | Dec 2019 | B2 |
20050277550 | Brown et al. | Dec 2005 | A1 |
20060038291 | Chung et al. | Feb 2006 | A1 |
20060194331 | Pamula et al. | Aug 2006 | A1 |
20070227765 | Sakamoto et al. | Oct 2007 | A1 |
20070287230 | Kuramochi et al. | Dec 2007 | A1 |
20080029886 | Cotte et al. | Feb 2008 | A1 |
20080044944 | Wakisaka et al. | Feb 2008 | A1 |
20080157330 | Kroehnert et al. | Jul 2008 | A1 |
20080284035 | Brunnbauer et al. | Nov 2008 | A1 |
20090008765 | Yamano et al. | Jan 2009 | A1 |
20090053858 | Ko et al. | Feb 2009 | A1 |
20090236752 | Lee et al. | Sep 2009 | A1 |
20090293271 | Tanaka | Dec 2009 | A1 |
20100133704 | Marimuthu et al. | Jun 2010 | A1 |
20110193216 | Lin et al. | Aug 2011 | A1 |
20110291288 | Wu et al. | Dec 2011 | A1 |
20120062439 | Liao et al. | Mar 2012 | A1 |
20120112355 | Pagaila et al. | May 2012 | A1 |
20120119378 | Ng et al. | May 2012 | A1 |
20120171814 | Choi et al. | Jul 2012 | A1 |
20120199981 | Jeong et al. | Aug 2012 | A1 |
20120208319 | Meyer et al. | Aug 2012 | A1 |
20120231584 | Kawahara | Sep 2012 | A1 |
20120319284 | Ko et al. | Dec 2012 | A1 |
20130026468 | Yoshimuta et al. | Jan 2013 | A1 |
20130062760 | Hung et al. | Mar 2013 | A1 |
20130062761 | Lin et al. | Mar 2013 | A1 |
20130105991 | Gan et al. | May 2013 | A1 |
20130168848 | Lin et al. | Jul 2013 | A1 |
20130187268 | Lin et al. | Jul 2013 | A1 |
20130249101 | Lin et al. | Sep 2013 | A1 |
20130270685 | Yim et al. | Oct 2013 | A1 |
20130297981 | Gu et al. | Nov 2013 | A1 |
20130307140 | Huang et al. | Nov 2013 | A1 |
20130328212 | Chino | Dec 2013 | A1 |
20140061937 | Hu et al. | Mar 2014 | A1 |
20140077394 | Chang et al. | Mar 2014 | A1 |
20140091471 | Chen et al. | Apr 2014 | A1 |
20140110840 | Wojnowski et al. | Apr 2014 | A1 |
20140203429 | Yu et al. | Jul 2014 | A1 |
20140203443 | Pagaila et al. | Jul 2014 | A1 |
20140225222 | Yu et al. | Aug 2014 | A1 |
20140252646 | Hung et al. | Sep 2014 | A1 |
20140264930 | Yu et al. | Sep 2014 | A1 |
20150255431 | Su et al. | Sep 2015 | A1 |
20150255432 | Lin et al. | Sep 2015 | A1 |
20150255447 | Hung et al. | Sep 2015 | A1 |
20160148857 | Lin et al. | May 2016 | A1 |
20170229432 | Lin et al. | Aug 2017 | A1 |
Number | Date | Country |
---|---|---|
1185859 | Jun 1998 | CN |
1359151 | Jul 2002 | CN |
1738017 | Feb 2006 | CN |
101308803 | Nov 2008 | CN |
102576682 | Jul 2012 | CN |
102903691 | Jan 2013 | CN |
103219307 | Jul 2013 | CN |
103325727 | Sep 2013 | CN |
103972191 | Aug 2014 | CN |
10110453 | May 2002 | DE |
102005040213 | Mar 2006 | DE |
102005043557 | Sep 2006 | DE |
102011001405 | Oct 2011 | DE |
2012199494 | Oct 2012 | JP |
20120077875 | Jul 2012 | KR |
20120101885 | Sep 2012 | KR |
20130035805 | Apr 2013 | KR |
1020130035805 | Apr 2013 | KR |
20130052179 | May 2013 | KR |
20130116100 | Oct 2013 | KR |
20140043651 | Apr 2014 | KR |
201413882 | Apr 2014 | TW |
201431039 | Aug 2014 | TW |
201436067 | Sep 2014 | TW |
Number | Date | Country | |
---|---|---|---|
20200083145 A1 | Mar 2020 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 16390138 | Apr 2019 | US |
Child | 16683672 | US | |
Parent | 15924997 | Mar 2018 | US |
Child | 16390138 | US | |
Parent | 15283118 | Sep 2016 | US |
Child | 15924997 | US | |
Parent | 14720154 | May 2015 | US |
Child | 15283118 | US | |
Parent | 13787547 | Mar 2013 | US |
Child | 14720154 | US |