1. Field of the Invention
The present disclosure relates to a semiconductor device configured by laminating semiconductor chips.
2. Description of the Related Art
In a system, such as a digital television or a recorder, a data volume to be handled has dramatically increased due to an advanced function of the system. Accordingly, capacity of a semiconductor memory mounted in the system has increased. Further, a semiconductor memory having a high data transfer rate has been required.
PTL 1 discloses a semiconductor device in which a first extended semiconductor chip includes an extension part extending outward from a side surface and a second semiconductor chip is mounted on the first extended semiconductor chip. In this configuration, a wire bonding terminal can be provided at the extension part by a rewiring layer. Accordingly, it is not necessary to dispose a large semiconductor chip on a lower side, and restrictions on degrees of freedom in designing the semiconductor chip can be avoided.
PTL 1: Japanese Patent No. 5,066,302
In PTL 1, the lower semiconductor chip is fixed to a substrate by a die bond. At this time, since the die bond creeps up on the side surface of the lower semiconductor chip, the wire bonding terminal disposed at the extension part can be contaminated by the die bond depending on a thickness of the chip and viscosity of the die bond.
Particularly, in a case where the extension part is formed of a resin, the extension part has minute unevenness on a surface as compared with a cross-section of a silicon substrate. Accordingly, creeping-up of the die bond to the extension part easily occurs due to capillarity. Further, since wettability of identical or similar materials is generally better, a die bond mainly formed of resin creeps up more remarkably to the extension part formed of a resin.
In order to avoid such contamination of the wire bonding terminal by the die bond, it is considered that the wire bonding terminal is arranged closer to the semiconductor chip side. However, since the extension part is originally formed due to a small size of the lower semiconductor chip, there is no room in an arrangement region. Further, since it is necessary to consider contamination of the wire bonding terminal from the semiconductor chip side, such as extrusion of an adhesive (an underfill or the like) for firmly fixing the upper semiconductor chip, the arrangement is not realistic.
Besides, from a viewpoint of miniaturization and thinning of the semiconductor device, it is not desirable that the region of the extension part be widened to lengthen a distance between the wire bonding terminal and an end of the extension part, or that the lower semiconductor chip be simply thickened to lengthen a distance of a side surface.
The present disclosure provides a semiconductor device that is effective for preventing contamination of a wire bonding terminal caused by creeping-up of a die bond to an extension part without hindering miniaturization and thinning of the semiconductor device.
A semiconductor device in the present disclosure includes a first semiconductor chip having a main surface formed with a plurality of electrodes, an extension part extended outward from a side end surface of the first semiconductor chip, and a second semiconductor chip mounted on the main surface of the first semiconductor chip. Further, the semiconductor device includes a rewiring layer formed from the main surface of the first semiconductor chip to a first surface of the extension part, a wire bonding terminal provided on the rewiring layer of the extension part, a die bond that fixes the first semiconductor chip and the extension part to a package substrate, and, in an outer edge region of the extension part, a step outside the wire bonding terminal.
The semiconductor device in the present disclosure prevents creeping-up of the die bond to the extension part by providing the step in the outer edge region of the extension part, and is effective for preventing contamination of the wire bonding terminal without hindering miniaturization and thinning of the semiconductor device.
Hereinafter, a semiconductor device of the present disclosure will be described while appropriately referring to the drawings. However, detailed description of a well-known matter, overlapping description of substantially the same configuration, or the like may be omitted. This is to avoid unnecessary redundancy of the following description and to be easily understood by those skilled in the art.
The accompanying drawings and the following description are provided so that those skilled in the art fully understand the present disclosure. It is not intended that a subject described in the claims be limited by these drawings and description.
Semiconductor device 100 illustrated in
First semiconductor chip 1 has a plurality of electrodes (not illustrated) on a main surface that faces second semiconductor chip 3. Rewiring layer 6 is disposed from the main surface of first semiconductor chip 1 to a first surface of extension part 2, and wire bonding terminal 7 is formed in a region of extension part 2. Wire bonding terminal 7 is electrically connected with first semiconductor chip 1 via rewiring layer 6. Wire bonding terminal 7 may be formed of copper or nickel or may be a lamination structure formed of copper/solder or nickel/gold or the like. A material for configuring the solder is, for example, a tin-silver-based, a tin-copper-based, a tin-bismuth-based, or a tin-indium-based alloy having an excellent mechanical property. Further, wire bonding terminal 7 is connected with electrode pad 9 on package substrate 4 by wire 8. Wire 8 is a conductive member, and is, for example, a copper wire, a gold wire, or an aluminum wire.
Second semiconductor chip 3 and first semiconductor chip 1 are electrically connected via bump 10, and a joint is firmly fixed by adhesive material 11. Adhesive material 11 is, for example, an underfill material serving as an adhesive force reinforcing agent. A liquid epoxy resin, a resin sheet, an ACF (Anisotropic Conductive Film), or the like can be adopted as a material for adhesive material 11.
External terminal 12 is disposed on a rear surface of package substrate 4, and semiconductor device 100 is electrically connected with a mother substrate or the like via this external terminal 12. Upper surfaces of first semiconductor chip 1, second semiconductor chip 3, and package substrate 4 are sealed by sealing resin 13.
Rewiring layer 6 includes rewiring 14 and insulation layer 15. Since rewiring 14 is generally formed by electroplating using photolithography, a wiring thickness is about 3 μm to 5 μm, and a width can be arbitrarily prepared. Rewiring 14 is characterized in that a dimension is large and electric resistance is small as compared with wiring inside first semiconductor chip 1. Copper that is capable of being formed by an easy process, such as electroplating, and has excellent electric conductivity is suitable for rewiring 14. When a resin, such as PI (Polyimide) or PBO (Polybenzoxazole), is applied to insulation layer 15, processing is easy and a high protection effect is achieved.
Electrode 16 provided at a peripheral edge of first semiconductor chip 1 is connected with rewiring 14 of rewiring layer 6 and is capable of supplying power to a region of extension part 2 relative to first semiconductor chip 1. In other words, in the region of extension part 2, rewiring 14 is connected with wire bonding terminal 7 formed on rewiring layer 6. In this way, first semiconductor chip 1 is electrically connected with wire bonding terminal 7 via rewiring layer 6. In other words, the electrical connection of wire bonding terminal 7 is drawn out from first semiconductor chip 1 to extension part 2.
In the sectional view, an end of rewiring layer 6 is provided inside an end of extension part 2 and is formed so as to configure a step by extension part 2 and rewiring layer 6. More specifically, on an outside of wire bonding terminal 7, insulation layer 15 of rewiring layer 6 forms the step relative to the first surface of extension part 2. With this configuration, even when die bond 5 creeps up from the side surface to the upper surface of extension part 2 by its own surface tension, moving speed of die bond 5 can be reduced by the step and creeping-up of die bond 5 to wire bonding terminal 7 can be prevented.
It is desirable that the step in an outer edge region of extension part 2 be formed corresponding to arrangement of wire bonding terminal 7. For example, as illustrated in
Hereinabove, in semiconductor device 100 of the present exemplary embodiment, since the step is provided in the outer edge region of extension part 2, wire bonding terminal 7 arranged on rewiring layer 6 of extension part 2 can be prevented from being contaminated by creeping-up of die bond 5. With this configuration, since it is not necessary to increase a thickness or a plane size of extension part 2 against creeping-up of die bond 5, miniaturization and thinning is not prevented. Further, since it is not necessary to draw wire bonding terminal 7 to inside, wire bonding terminal 7 can be arranged while keeping a distance that contamination by adhesive material 11 does not occur.
An effect of the present disclosure is more remarkable when first semiconductor chip 1 is thinned. It is because, in general, when a thickness of first semiconductor chip 1 is about 200 μm or less, a contamination risk of wire bonding terminal 7 caused by creeping-up of die bond 5 increases. At this time, rewiring layer 6 may be provided inside the end of extension part 2 by a length that deducts the thickness of first semiconductor chip 1 from 200 μm. In other words, when the thickness of first semiconductor chip 1 is 150 rewiring layer 6 is provided inside extension part 2 by 50 μm or more. When the thickness of first semiconductor chip 1 is 100 rewiring layer 6 is provided inside extension part 2 by 100 μm or more. Accordingly, the above-described contamination risk can be reduced more reliably.
In aforementioned semiconductor device 100, first semiconductor chip 1 may be a semiconductor logic circuit chip, and second semiconductor chip 3 may be a semiconductor memory chip. Further, a plurality of second semiconductor chips 3 may be laminated on first semiconductor chip 1 depending on required memory capacity. Moreover, a plurality of first semiconductor chips 1 coupled with extension part 2 may be also laminated on package substrate 4 according to a required function.
Further, in
Further, it is assumed that package substrate 4 is mainly a resin substrate. However, package substrate 4 may be a ceramic substrate. Alternatively, a die pad and a lead may be used instead of package substrate 4. A configuration using a lead frame can be manufactured readily and inexpensively as a whole.
Further, extension part 2 may be extended from not only the side surface of first semiconductor chip 1 but also the rear surface of semiconductor chip 1 opposite to the main surface provided with electrode 16. Extension part 2 may be provided on four sides of the side surface of first semiconductor chip 1, and may be provided only on facing two sides or adjacent two sides. For example, when only two sides are large enough for the arrangement region of wire bonding terminal 7, semiconductor device 100 can be miniaturized by extending only the two sides.
Further, a plurality of columns of wire bonding terminals 7 may be formed on extension part 2. In this case, not only the electrical connection from first semiconductor chip 1 to extension part 2 but also electrical connection between the wire bonding terminals within extension part 2 can be performed.
Further, rewiring layer 6 may be formed on an entire surface of first semiconductor chip 1 or may be formed partially. Specifically, if the electrical connection of wire bonding terminal 7 is only drawn out from first semiconductor chip 1 to extension part 2, rewiring layer 6 may be disposed only from the peripheral edge of first semiconductor chip 1 provided with electrode 16 to extension part 2. When rewiring layer 6 is utilized to stably supply power to centers of first semiconductor chip 1 and second semiconductor chip 3, rewiring layer 6 may be disposed by extending to the chip centers.
Further, the step in the outer edge region of extension part 2 may be provided continuously along an outer periphery of the extension part, or may be provided intermittently. Further, when wire bonding terminal 7 is disposed only on the two sides or the like, the step may be also formed only on these two sides.
Further, die bond 5 that covers from the side surface to the first surface of extension part 2 and stops by reaching the end of rewiring layer 6 has highest connection reliability. However, it is also possible that die bond 5 only covers a part of the first surface of extension part 2 and does not reach the end of rewiring layer 6.
In semiconductor device 100 illustrated in
In an example illustrated in
In an example illustrated in
In these configurations, when die bond 5 creeps up from the rear surface of first semiconductor chip 1 in a direction of the main surface by surface tension, creeping-up speed of die bond 5 is reduced by each step of extension parts 2a to 2d. Accordingly, these configurations can prevent die bond 5 from reaching rewiring layer 6 on the first surface. Therefore, infiltration and contamination of wire bonding terminal 7 by die bond 5 can be prevented.
In this way, by providing the step in each outer edge region of extension parts 2a to 2d, creeping-up of die bond 5 can be suppressed before die bond 5 reaches rewiring layer 6, and it is possible to prevent the contamination of wire bonding terminal 7.
Further, since the configurations in
In semiconductor device 100 illustrated in
In an example illustrated in
In these configurations, when die bond 5 creeps up from a rear surface of first semiconductor chip 1 in a direction of a main surface by surface tension, creeping-up speed is first reduced by the second step of extension part 2a or 2c. Moreover, because of the first step, infiltration and contamination of a wire bonding terminal at rewiring layer 6 by die bond 5 can be prevented.
In this way, creeping-up of die bond 5 can be suppressed more by providing the plurality of steps in each outer edge region of extension parts 2a, 2c. Even if an amount or viscosity of die bond 5 to be used is different, it is possible to prevent contamination of wire bonding terminal 7 more reliably. Further, the effect can be expected even when first semiconductor chip 1 is thinned, and the semiconductor device is effectively thinned.
In semiconductor device 100 illustrated in
In an example illustrated in
In this configuration, when die bond 5a serving as a conductive paste is used, rewiring 14a and die bond 5a that has crept up to the first surface of extension part 2 are brought into contact with each other and are electrically connected. Here, when an electrode (not illustrated) for power supply is provided at a region of package substrate 4 where die bond 5a is applied, power can be supplied to first semiconductor chip 1 via die bond 5a.
In this configuration, creeping-up of die bond 5a is suppressed by the step formed by the first surface of extension part 2 and rewiring layer 6a, and contamination of wire bonding terminal 7 can be prevented. Moreover, it is possible to perform stable power supply to first semiconductor chip 1 from a part other than wire 8. As a result, an arrangement region of wire bonding terminal 7 is decreased, and a size of extension part 2 can be made small. Accordingly, reduction of manufacturing cost or miniaturization of the semiconductor device can be attained.
In an example illustrated in
With this configuration, since a contact area with die bond 5a serving as a conductive paste can be increased, it is possible to further stabilize power supply.
It should be noted that what is attained in the present variation is not limited to power supply. An electrode for GND of package substrate 4 and die bond 5a may be electrically connected, and a configuration employing the GND may be provided.
As illustrated in
Next, as illustrated in
Next, as illustrated in
Eventually, extension member 19 is cut by dicing blade 21 illustrated in
Hereinabove, in the manufacturing method of the present exemplary embodiment, a part of rewiring layer 6 on extension member 19 is not formed beforehand. Accordingly, as illustrated in
The first to third variations of the first exemplary embodiment illustrated in
The step where the first surface side of the extension part is protruded as in
Further, instead of dicing blade 21a in
In order to form a step in the region of extension part 2, methods other than the adjustment of a region where rewiring layer 6 is formed or the dicing processing will be mentioned.
One is a method of mounting spacer 22 between the plurality of semiconductor chips 1 beforehand in the process of mounting first semiconductor chip 1 in
As illustrated in
Other Aspects
Hereinabove, the first exemplary embodiment, the first to third variations of the first exemplary embodiment, the manufacturing methods, and the like are described as illustration of the technique disclosed in the present application. However, the technique in the present disclosure is not limited to this, and is appropriately applicable to exemplary embodiments where modifications, replacements, additions, omissions or the like have been made. Further, a new exemplary embodiment can be made by combining the respective components described in the first exemplary embodiment and the variations described above.
Examples of the other aspects will be described below.
In the first exemplary embodiment, the first to third variations of the first exemplary embodiment, and the manufacturing methods, second semiconductor chip 3 is flip-chip connected to first semiconductor chip 1 via bump 10. However, the two semiconductor chips may have a connection configuration other than this flip-chip connection. Specifically, as illustrated in
In semiconductor device 110 illustrated in
Further, sealing resin 13 does not need to cover entire second semiconductor chip 3. For example, as illustrated in
As described above, as illustration of the technique in the present disclosure, the exemplary embodiments, the variations, and the like have been described by the accompanying drawings and the detailed description. In the components described in the accompanying drawings and the detailed description, not only the components which are essential for solving the problem, but also the components which are not essential for solving the problem to illustrate the above-described technique can be included. Accordingly, when those nonessential components are described in the accompanying drawings and the detailed description, those nonessential components should not be immediately recognized as essential components.
Further, since the aforementioned exemplary embodiments and variations illustrate the technique in the present disclosure, various modifications, replacements, additions, omissions, or the like can be made within the claims and their equivalents.
The present disclosure is applicable to a semiconductor device that includes an extended semiconductor chip provided with a wire bonding terminal.
Number | Date | Country | Kind |
---|---|---|---|
2013-034184 | Feb 2013 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
8866284 | Kobayashi | Oct 2014 | B2 |
20130299957 | Kobayashi et al. | Nov 2013 | A1 |
20140000940 | Onitsuka et al. | Jan 2014 | A1 |
Number | Date | Country |
---|---|---|
2000-138238 | May 2000 | JP |
2006-121034 | May 2006 | JP |
2007-012716 | Jan 2007 | JP |
2009-164420 | Jul 2009 | JP |
2012057286 | May 2012 | WO |
2012107972 | Aug 2012 | WO |
Entry |
---|
International Search Report of PCT application No. PCT/JP2013/005899 dated Jan. 7, 2014. |
Number | Date | Country | |
---|---|---|---|
20150348946 A1 | Dec 2015 | US |
Number | Date | Country | |
---|---|---|---|
Parent | PCT/JP2013/005899 | Oct 2013 | US |
Child | 14822253 | US |