Claims
- 1. A semiconductor chip assembly comprising:
(a) a plurality of units, each such unit including:
(i) a semiconductor chip having at least one chip select contact and a plurality of other contacts and (ii) a circuit panel having a plurality of chip select terminals, a plurality of other terminals, and traces extending on or in the panel electrically connected between the contacts of the chip and the terminals, the trace electrically connected to each chip select contact being a multi-branched trace including a common section connected to the select contact and a plurality of branches, each one of the plurality of branches being associated with a corresponding one of the chip select terminals and defining a gap between the associated chip select terminal and the common section, wherein at least one branch, but less than all branches, of each such multi-branched trace has a conductive element formed separately from the trace bridging the gap so that the chip select terminal associated with each branch having a conductive element is electrically connected to the common section of the multi-branch trace, said units being disposed one above the other in a stack of superposed units; and (b) vertical conductors interconnecting the terminals of the units in the stack to form a plurality of vertical buses, said chip select terminals of different units being connected to the same vertical buses, said conductive elements and said multi-branched traces being arranged so that the chip select contacts of different units are electrically connected to different ones of said vertical buses.
- 2. A semiconductor assembly as claimed in claim 1 wherein, in each said unit, only one branch of each said multi-branched trace has a bridging conductive element so that each chip select contact is connected to only one said chip select terminal of that unit.
- 3. A semiconductor assembly as claimed in claim 1 wherein the chips, traces and terminals of different units are identical to one another except that in different ones of said units, different branches have bridging conductive elements so that the chip select contacts of different units are connected to different terminals on the circuit panels of such units.
- 4. A semiconductor assembly as claimed in claim 3 wherein corresponding terminals of different units are disposed one above the other.
- 5. A semiconductor assembly as claimed in claim 1 wherein each said branch includes a pair of spaced-apart pads defining the gap of such branch, one pad of each such branch being connected to the common section of the multi-branched trace incorporating such branch, the other pad of each such branch being connected to the chip select terminal associated with such branch, and wherein said bridging conductive elements extend between the pads of the branches having such bridging conductive elements.
- 6. A semiconductor assembly as claimed in claim 5 wherein said bridging conductive elements include wire bonds.
- 7. A semiconductor assembly as claimed in claim 5 wherein each said bridging conductive elements includes a single mass of conductive material thermosonically bonded to said pads.
- 8. A semiconductor assembly as claimed in claim 7 wherein the pads connected by each said bridging conductive element are spaced apart from one another by less than about 40 μm.
- 9. A semiconductor assembly as claimed in claim 7 wherein each said single mass is a mass applied by engaging a mass of material formed integrally with a wire between a tool and said pads and applying energy to the mass and pads while squeezing the mass between said tool and said pads, and then disconnecting the mass from the wire.
- 10. A semiconductor assembly as claimed in claim 5 wherein said bridging conductive elements include masses of an electrically conductive bonding material.
- 11. A semiconductor assembly as claimed in claim 10 wherein said vertical conductors include masses of said electrically conductive bonding material extending between terminals of adjacent units in the stack.
- 12. A semiconductor assembly as claimed in claim 1 wherein each said branch has a pad connected to the common section of the trace incorporating such branch, the pad of each such branch being disposed in proximity to the chip select terminal associated with such branch but not contacting such terminal so that each branch defines a gap between the pad of the branch and the associated chip select terminal.
- 13. A semiconductor assembly as claimed in claim 12 wherein said vertical conductors include masses of said electrically conductive bonding material extending between terminals of adjacent units in the stack said bridging conductive elements are integral with the masses of conductive bonding material at at least some of said chip select terminals.
- 14. A semiconductor assembly as claimed in claim 1 wherein the circuit panel of each said unit includes only a single layer of electrically conductive material constituting said traces and said terminals.
- 15. A semiconductor assembly as claimed in claim 14 wherein the circuit panel of each said unit includes a dielectric layer less than about 100 μm thick.
- 16. A semiconductor assembly as claimed in claim 15 wherein the chip of one said unit is disposed between the dielectric layer of that unit and the dielectric layer of an adjacent one of said units, and wherein the vertical distance between corresponding surfaces of such dielectric layers is no more than 250 μm greater than the thickness of the semiconductor chip in such unit.
- 17. A semiconductor assembly as claimed in claim 16 wherein a vertical spacing distance between corresponding features in adjacent ones of said units is no more than 250 μm greater than the thickness of each chip.
- 18. A method of making semiconductor chip assembly comprising the steps of:
(a) stacking a plurality of units each including at least one semiconductor chip having at least one chip select contact and a plurality of other contacts and a circuit panel having a plurality of chip select terminals, a plurality of other terminals, and traces extending on or in the panel connected to said terminals, said traces of each panel including a plurality of traces connecting said other contacts with said other terminals, at least one trace of each said panel being a multi-branched trace associated with plurality of said chip select terminals on such panel, each such multi-branched trace including a common section and a plurality of branches, each one of the plurality of branches being associated with one said chip select terminals, each one of said branches defining a gap intervening between the common section of the trace incorporating such branch and the terminal associated with such branch; (b) selectively connecting a bridging conductive element across the gap defined by at least one branch, but less than all branches, of each such multi-branched trace, whereby the common section of each multi-branched trace is connected to less than all of the chip select terminals associated with the branches of such multi-branched trace; and (c) interconnecting terminals of different units to one another to form vertical buses, said selectively connecting and interconnecting steps being performed so that the chip select contacts of chips in different units are connected to different ones of said vertical buses.
- 19. A method as claimed in claim 18 wherein said circuit panels, prior to said selectively connecting step, are identical to one another.
- 20. A method as claimed in claim 19 further comprising the step of handling and stocking said units as mutually interchangeable parts prior to said selectively connecting step.
- 21. A method as claimed in claim 19 wherein said stacking step includes aligning corresponding terminals of circuit panels in different units with one another.
- 22. A method as claimed in claim 18 wherein said selectively connecting step is performed so that the common section of each said multi-branched trace is connected to only one select terminal of the circuit panel bearing such trace.
- 23. A method as claimed in claim 18 further comprising the step of forming said units by connecting chips to circuit panels, wherein said selectively connecting step is performed after said step of forming said units.
- 24. A method as claimed in claim 18 wherein said selectively connecting step is performed in the same facility as said stacking step.
- 25. A method as claimed in claim 18 wherein selectively connecting step includes applying wire bonds across at least some of said gaps.
- 26. A method as claimed in claim 28 wherein said selectively connecting step includes engaging a mass of material formed integrally with a wire between a tool and pads defining the gap and applying energy to the mass and pads while squeezing the mass between said tool and said pads, and then disconnecting the mass from the wire so as to leave said mass connected to the pads and bridging the gap.
- 27. A method as claimed in claim 18 wherein said selectively connecting step includes forming masses of an electrically conductive bonding material across at least some of said gaps.
- 28. A method as claimed in claim 27, wherein said selectively connecting step includes the step of forming solder bridges across the at least some of said gaps.
- 29. A method as claimed in claim 28, wherein said interconnecting step includes connecting bus solder masses between terminals of adjacent units, and wherein said step of forming said solder bridges includes forming said solder bridges integral with said bus solder masses.
- 30. A method as claimed in claim 29 wherein said branched traces define pads adjacent said select terminals but not connected thereto, and said step of forming said solder bridges integral with said solder masses includes applying auxiliary solder masses only on the pads of branches where said bridging conductive elements are to be formed so that said auxiliary solder masses merge with said bus solder masses.
- 31. A method as claimed in claim 29 wherein said branched traces define pads adjacent said select terminals but not connected thereto, and said step of forming said solder bridges integral with said solder masses includes selectively treating said circuit panels adjacent said pads and select terminals so that said bus solder masses flow to only the pads of branches where said bridging conductive elements are to be formed.
- 32. A method as claimed in claim 28, wherein said steps of selectively connecting and interconnecting are performed during a common reflow process.
- 33. A method as claimed in claim 18, wherein said steps of selectively connecting and interconnecting are performed at substantially the same time.
- 34. A semiconductor chip assembly comprising:
(a) a plurality of units, each such unit including a circuit panel having a plurality of signal terminals and a plurality of shielding terminals, one or more of said units being operational units, each such operational unit including a semiconductor chip having a plurality of signal contacts and traces extending on or in the panel of such unit electrically connected between at least some of the contacts of the chip in such unit and the signal terminals of such unit, said units being disposed one above the other in a stack of superposed units; and (b) vertical conductors interconnecting the signal terminals of the units in the stack with one another to form a plurality of vertical signal buses and interconnecting the shielding terminals of the units in the stack to form a plurality of vertical shielding buses, the vertical shielding buses being arranged around at least a part of a periphery of the assembly, the vertical shielding buses being electrically connected with one another when the assembly is connected to an external substrate and forming a Faraday cage.
- 35. An assembly as claimed in claim 34 wherein said plurality of units includes a shielding unit disposed above at least one of said operational units, said shielding unit including a conductive plane electrically connected to said shielding buses.
- 36. An assembly as claimed in claim 35 wherein said shielding unit is disposed above all of said operational units.
- 37. A semiconductor chip assembly as claimed in claim 35, wherein said shielding unit further comprises a semiconductor chip.
- 38. A semiconductor chip assembly as claimed in claim 35, wherein the said shielding unit further comprises an integrated passive chip.
- 39. A semiconductor chip assembly as claimed in claim 35, wherein the shielding unit further comprises termination elements connected to at least some of said signal buses.
- 40. A semiconductor chip assembly as claimed in claim 34, wherein at least one of the vertical conductors comprises a passive element.
- 41. An assembly as claimed in claim 34, wherein said vertical shielding buses are disposed at substantially uniform spacings.
- 42. An assembly as claimed in claim 34 wherein said vertical buses are arranged around the entire periphery of said assembly.
- 43. A semiconductor chip assembly comprising:
(a) a plurality of units, each such unit including a circuit panel having a plurality of terminals, one or more of said units being operational units, each said operational unit including a semiconductor chip having a plurality of contacts traces extending on or in the panel electrically of such unit connected between the contacts of the chip in such unit and at least some of the terminals in such unit; said units being disposed one above the other in a stack of superposed units; (b) vertical conductors interconnecting the terminals of the units in the stack to form a plurality of vertical buses, said vertical buses having top ends; and (c) termination elements electrically connected to the top ends of at least some of said vertical buses.
- 44. An assembly as claimed in claim 43 wherein said units include a termination unit including a circuit panel having a plurality of terminals disposed at the top of the stack, the terminals of said termination unit being connected to at least some of said vertical buses, said termination unit including a plurality of said termination elements mounted to or in the panel of said termination unit and electrically connected to at least some of the terminals of said termination unit.
- 45. A semiconductor chip assembly as claimed in claim 44, wherein said termination unit further comprises a semiconductor chip.
- 46. A semiconductor chip assembly as claimed in claim 44, wherein said termination includes an integrated passive chip, at least some of said termination units being incorporated in said integrated passive chip.
- 47. A semiconductor chip assembly as claimed in claim 43, wherein at least one of the vertical conductors comprises a passive element.
- 48. A semiconductor chip assembly comprising:
(a) a plurality of units, each such unit including:
(i) a semiconductor chip having a plurality of contacts and (ii) a circuit panel having a plurality of terminals, and traces extending on or in the panel electrically connected between the contacts of the chip and at least some of the terminals; said units being disposed one above the other in a stack of superposed units; and (c) vertical conductors interconnecting the terminals of the units in the stack to form a plurality of vertical buses, wherein at least one of the vertical conductors is a passive element.
- 49. A semiconductor chip assembly as claimed in claim 48, wherein the passive element is mounted to a terminal of the one of the plurality of units at a top of the stack of superposed units.
- 50. A method of making connections between conductive elements on a circuit panel comprising the steps:
(a) squeezing a mass of an electrically conductive material between a tool and a pair of electrically conductive elements exposed at a top surface of the circuit panel and defining a gap therebetween while applying sonic energy to said mass so as to bond said mass to both of said conductive elements; and then (b) retracting said tool so as to leave said mass bridging the gap between said conductive elements.
- 51. A method as claimed in claim 50 wherein said mass is formed integrally with a wire, the method further comprising severing the wire from the mass after said squeezing step.
- 52. A method as claimed in claim 51 wherein said mass is a ball having a diameter and said gap has a width less than the diameter of the ball.
- 53. A method as claimed in claim 52 wherein said gap has a width of 40 μm or less.
- 54. A method as claimed in claim 51 wherein said mass and said wire include material selected from the group consisting of gold, gold alloys, aluminum and aluminum alloys.
- 55. A method as claimed in claim 51 wherein said conductive elements are pads formed integrally with trace portions, whereby said mass connects said trace portions to form a continuous trace.
- 56. A method as claimed in claim 50 wherein said squeezing step includes supporting a bottom surface of said circuit panel opposite from said top surface on a support.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation-in-part of U.S. patent application Ser. No. 10/267,450, filed Oct. 9, 2002, which in turn claims benefit of U.S. Provisional Patent Application Serial No. 60/328,038 filed Oct. 9, 2001. The disclosures of the above-mentioned applications are hereby incorporated by reference herein.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60328038 |
Oct 2001 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
10267450 |
Oct 2002 |
US |
Child |
10454029 |
Jun 2003 |
US |