Claims
- 1. A semiconductor device formed in a rectangle region on a semiconductor substrate, said rectangle region comprising a first region formed along an imaginary line which intersects a first middle point of a first side of said rectangle region and a second middle point of an opposite side of said first side, wherein said first region divides said rectangle region to form a second region and a third region, said semiconductor device comprising:
a first memory array having a plurality of dynamic memory cells formed in said second region; a second memory array having a plurality of dynamic memory cells formed in said third region; a plurality of bonding pads formed in said first region; and a voltage drop circuit formed in said first region, wherein said voltage drop circuit has an input terminal receiving an external voltage through one of said bonding pads and an output terminal outputting an internal power voltage.
- 2. A semiconductor device according to claim 1,
wherein said semiconductor device is comprised in a Lead On Chip (LOC) package.
- 3. A semiconductor device according to claim 1,
wherein said voltage drop circuit generates said internal power voltage based on said external voltage.
- 4. A semiconductor device according to claim 2,
wherein said voltage drop circuit generates said internal power voltage based on said external voltage.
- 5. A semiconductor device formed in a rectangle region on a semiconductor substrate, said rectangle region comprising a first region formed along an imaginary line which intersects a first middle point of a first side of said rectangle region and a second middle point of an opposite side of said first side, wherein said first region divides said rectangle region to form a second region and a third region, said semiconductor device comprising:
a first memory array having a plurality of dynamic memory cells formed in said second region; a second memory array having a plurality of dynamic memory cells formed in said third region; a plurality of bonding pads formed in said first region; and means for generating an internal power voltage formed in said first region, wherein said generating means comprises means for receiving an external voltage through one of said bonding pads, means for generating the internal power voltage from the external voltage and means for outputting said internal power voltage from an output terminal.
- 6. A semiconductor device according to claim 5, wherein said means for generating the internal power voltage from the external voltage comprises a voltage drop circuit.
Priority Claims (4)
Number |
Date |
Country |
Kind |
1-65840 |
Mar 1989 |
JP |
|
1-14423 |
Jan 1989 |
JP |
|
63-277132 |
Nov 1988 |
JP |
|
63-279239 |
Nov 1988 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a continuation of application Ser. No. 08/618,381, filed on Mar. 19, 1996, the entire disclosure of which is hereby incorporated by reference.
Divisions (1)
|
Number |
Date |
Country |
Parent |
07899572 |
Jun 1992 |
US |
Child |
08159621 |
Dec 1993 |
US |
Continuations (9)
|
Number |
Date |
Country |
Parent |
10254980 |
Sep 2002 |
US |
Child |
10683260 |
Oct 2003 |
US |
Parent |
10000032 |
Dec 2001 |
US |
Child |
10254980 |
Sep 2002 |
US |
Parent |
09714268 |
Nov 2000 |
US |
Child |
10000032 |
Dec 2001 |
US |
Parent |
09547917 |
Apr 2000 |
US |
Child |
09714268 |
Nov 2000 |
US |
Parent |
09361203 |
Jul 1999 |
US |
Child |
09547917 |
Apr 2000 |
US |
Parent |
08618381 |
Mar 1996 |
US |
Child |
09361203 |
Jul 1999 |
US |
Parent |
08455411 |
May 1995 |
US |
Child |
08618381 |
Mar 1996 |
US |
Parent |
08159621 |
Dec 1993 |
US |
Child |
08455411 |
May 1995 |
US |
Parent |
07424904 |
Oct 1989 |
US |
Child |
07899572 |
Jun 1992 |
US |