Claims
- 1. A semiconductor memory comprising:
a plurality of word lines; a plurality of bit lines; and dynamic memory cells of n bits arranged at crossings of said plurality of word lines and said plurality of bit lines, wherein each of said dynamic memory cells has a stereoscopic structure which does not use a substrate as an electrode of an information charge storage capacitor of each of said dynamic memory cells, wherein a number of refresh cycles for refreshing said dynamic memory cells of n bits is {square root}{square root over (n)} or more in at least one operation mode of the semiconductor memory, and wherein said n bits are 16 megabits or more.
- 2. A semiconductor memory according to claim 1, wherein said semiconductor memory has a first operation mode in which the number of refresh cycles is {square root}{square root over (n)} and a second operation mode in which the number of refresh cycles is {square root}{square root over (n)}/2.
- 3. A semiconductor memory according to claim 2, wherein said second operation mode is a CBR refresh mode.
- 4. A semiconductor memory according to claim 1, wherein said number of refresh cycles is a number in a progression expressed as {square root}{square root over (n)}, 2{square root}{square root over (n)}, 4{square root}{square root over (n)}, - - - .
- 5. A semiconductor memory comprising:
a plurality of word lines; a plurality of bit lines; and dynamic memory cells of n bits arranged at crossings of said plurality of word lines and said plurality of bit lines, wherein each of said dynamic memory cells has a stereoscopic structure which does not use a substrate as an electrode of an information charge storage capacitor of each of said memory cells, wherein a number of refresh cycles for refreshing said dynamic memory cells of n bits is a number in a progression expressed as {square root}{square root over (n)}, 2{square root}{square root over (n)}, 4{square root}{square root over (n)}, - - - in at least on operation mode, and wherein said n bits are 16 megabits or more.
- 6. A semiconductor memory comprising:
a plurality of word lines; a plurality of bit lines; and dynamic memory cells of n bits arranged at crossings of said plurality of word lines and said plurality of bit lines, wherein each of said dynamic memory cells uses a stacked capacitor, wherein a number of refresh cycles for refreshing said dynamic memory cells of n bits is {square root}{square root over (n)} or more in at least one operation mode of the semiconductor memory, and wherein said n bits are 16 megabits or more.
- 7. A semiconductor memory according to claim 6, wherein said semiconductor memory has a first operation mode in which a number of refresh cycles is {square root}{square root over (n)} and a second operation mode in which a number of refresh cycles is {square root}{square root over (n)}/2.
- 8. A semiconductor memory according to claim 7, wherein said second operation mode is a CBR refresh.
- 9. A semiconductor memory according to claim 6, wherein said number of refresh cycles is one of numbers in a progression expressed as {square root}{square root over (n)}, 2{square root}{square root over (n)}, 4{square root}{square root over (n)}, - - - .
- 10. A semiconductor memory comprising:
a plurality of word lines; a plurality of bit lines; and dynamic memory cells of n bits arranged at crossings of said plurality of word lines and said plurality of bit lines, wherein each of said dynamic memory cells uses a stacked capacitor, wherein a number of refresh cycles for refreshing said dynamic memory cells of n bits is a number in a progression expressed as {square root}{square root over (n)}, 2{square root}{square root over (n)}, 4{square root}{square root over (n)}, - - - in at least one operation mode of the semiconductor memory, and wherein said n bits are 16 megabits or more.
- 11. A semiconductor memory comprising:
a plurality of word lines; a plurality of bit lines; and dynamic memory cells of n bits arranged at crossings of said plurality of word lines and said plurality of bit lines, wherein a number of refresh cycles for refreshing said dynamic memory cells of n bits is a number in a progression expressed as 2{square root}{square root over (n)}, 4{square root}{square root over (n)}, 8{square root}{square root over (n)}, - - - in at least one operation mode of the semiconductor memory, and wherein said n bits are 16 megabits or more.
- 12. A semiconductor memory according to claim 11, wherein each of said dynamic memory cells has a stereoscopic structure which does not use a substrate as an electrode of an information charge storage capacitor of each of said memory cells, and
wherein said semiconductor memory has a first operation mode in which a number of refresh cycles is 2{square root}{square root over (n)} and a second operation mode in which a number of refresh cycles is {square root}{square root over (n)}/2.
- 13. A semiconductor memory comprising:
a plurality of word lines; a plurality of bit lines; dynamic memory cells of n bits arranged at crossings of said plurality of word lines and said plurality of bit lines; and a plurality of sense amplifiers connected to said plurality of bit lines, wherein said n bits are 16 megabits or more, wherein the number of activated sense amplifiers per one memory access is {square root}{square root over (n)} or lower, and a plurality of bits obtained through said activated sense amplifiers are output as a data.
- 14. A semiconductor memory according to claim 13, wherein said data is m bits data, wherein m is a number in a progression expressed as 2k, k=1, 2, 3. - - - .
- 15. A semiconductor memory according to claim 14, further comprising:
m output pins for outputting said m bits in parallel.
- 16. A semiconductor memory according to claim 14, further comprising:
an output pin for outputting said m bits serially.
- 17. A semiconductor memory according to claim 16, wherein said m bits are selected sequentially on the basis of an internal column address.
- 18. A semiconductor memory according to claim 14, wherein each of said dynamic memory cells has a stereoscopic structure which does not use a substrate as an electrode of an information charge storage capacitor of each of said memory cells.
- 19. A semiconductor memory comprising:
a plurality of word lines; a plurality of bit lines; and dynamic memory cells of n bits arranged at crossings of said plurality of word lines and said plurality of bit lines, wherein said n bits are 16 megabits or more, wherein the number of dynamic memory cells connected to a selected word line per one memory access is {square root}{square root over (n)} or lower, and a plurality of bits obtained through said activated sense amplifiers are output as data.
- 20. A semiconductor memory according to claim 19, wherein said data is m bits data, wherein m is a number in a progression expressed as 2k, k=1, 2, 3, - - - .
- 21. A semiconductor memory according to claim 20, further comprising:
an output pin for outputting said m bits serially.
- 22. A semiconductor memory according to claim 20, wherein each of said dynamic memory cells has a stereoscopic structure which does not use a substrate as an electrode of an information charge storage capacitor of each of said memory cells.
- 23. A semiconductor memory comprising:
a plurality of word lines; a plurality of bit lines; dynamic memory cells of n bits arranged at crossings of said plurality of word lines and said plurality of bit lines; and a plurality of sense amplifiers connected to said plurality of bit lines, wherein a first number of activated sense amplifiers per cycle in a first operation mode is larger than a second number of activated sense amplifiers per cycle in a second operation mode, and wherein a first cycle time in said first operation mode is longer than a second cycle time in said second operation mode.
- 24. A semiconductor memory according to claim 23, wherein said n bits are 16 megabits or more, and wherein said first number is {square root}{square root over (n)} and said second number is 2{square root}{square root over (n)}.
- 25. A semiconductor memory according to claim 23, wherein a refresh is performed in said second operation mode.
- 26. A semiconductor memory according to claim 25, wherein a memory access is performed in said first operation mode.
- 27. A semiconductor memory according to claim 26, wherein said second operation mode is a CBR refresh.
- 28. A semiconductor memory comprising:
a plurality of word lines; a plurality of bit lines; dynamic memory cells of n bits arranged at crossings of said plurality of word lines and said plurality of bit lines; a plurality of sense amplifiers connected to said plurality of bit lines; a first circuit which activates one or more of said plurality of sense amplifiers; and a second circuit which forms a first timing signal and a second timing signal following said first timing signal, wherein a first number of activated sense amplifiers per cycle in a first operation mode is larger than a second number of activated sense amplifiers per cycle in a second operation mode, wherein said first circuit includes a power switch which is controlled by said first timing signal in said first operation mode, and wherein said power switch is controlled by said second timing signal in said second operation mode.
- 29. A semiconductor memory according to claim 28,
wherein said n bits are 16 megabits or more, and wherein said first number is {square root}{square root over (n)} and said second number is 2{square root over (n)}.
- 30. A semiconductor memory according to claim 29, wherein said second operation mode is a CBR refresh.
- 31. A semiconductor memory comprising:
a plurality of word lines; a plurality of bit lines; dynamic memory cells of n bits arranged at crossings of said plurality of word lines and said plurality of bit lines; and a plurality of sense amplifiers connected to said plurality of bit lines, wherein a first number of activated sense amplifiers per cycle in a first operation mode is larger than a second number of activates sense amplifiers per cycle in a second operation mode, wherein said activated sense amplifiers take a first charging time to set corresponding bit lines to a predetermined voltage level in said first operation mode and a second charging time to set corresponding bit lines to said predetermined voltage level in said second operation mode, and wherein said first charging time is longer than said second charging time.
- 32. A semiconductor memory according to claim 31,
wherein said n bits are 16 megabits or more, and wherein said first is {square root over (n)} and said second number is 2{square root over (n)}.
- 33. A semiconductor memory according to claim 32, wherein said second operation mode is a CBR refresh.
- 34. A semiconductor memory comprising:
a plurality of word lines; a plurality of bit lines; dynamic memory cells of n bits arranged at crossings of said plurality of word lines and said plurality of bit lines; a plurality of sense amplifiers connected to said plurality of bit lines, a first circuit which activates one or more of said plurality of sense amplifiers; and a second circuit which forms a first timing signal and a second timing signal following said first timing signal, wherein a first number of activated sense amplifiers per cycle in a first operation mode is larger than a second number of activated sense amplifiers per cycle in a second operation mode, wherein a first cycle time in said first operation mode is longer than a second cycle time in said second operation, wherein said first circuit includes a power switch which is controlled by said first timing signal in said first operation mode, and wherein said power switch is controlled by said second timing signal in said second operation mode.
- 35. A semiconductor memory according to claim 34,
wherein said n bits are 16 megabits or more, and wherein said first number is {square root over (n)} and said second number is 2{square root over (n)}.
- 36. A semiconductor memory comprising:
a plurality of word lines; a plurality of bit lines; dynamic memory cells of n bits arranged at crossings of said plurality of word lines and said plurality of bit lines; and a plurality of sense amplifiers connected to said plurality of bit lines, wherein a first number of activated sense amplifiers per cycle in a first operation mode is larger than a second number of activated sense amplifiers per cycle in a second operation mode, wherein a first cycle time in said first operation mode is longer than a second cycle time in said second operation, wherein said activated sense amplifiers take a first charging time to set corresponding bit lines to a predetermined voltage level in said first operation mode and a second charging time to set corresponding bit lines to said predetermined voltage level in said second operation mode, and wherein said first charging time is longer than said second charging time.
- 37. A semiconductor memory according to claim 36, wherein said n bits are 16 megabits or more, and wherein said first number is {square root over (n)} and said second number is 2{square root over (n)}.
- 38. A semiconductor memory comprising:
a plurality of word lines; a plurality of bit lines; dynamic memory cells of n bits arranged at crossings of said plurality of word lines and said plurality of bit lines; a plurality of sense amplifiers connected to said plurality of bit lines, a first circuit which activates one or more of said plurality of sense amplifiers; and a second circuit which forms a first timing signal and a second timing signal following said first timing signal, wherein a first number of activated sense amplifiers per cycle in a first operation mode is larger than a second number of activated sense amplifiers per cycle in a second operation mode, wherein a first cycle time in said first operation mode is longer than a second cycle time in said second operation, wherein said first circuit includes a power switch which is controlled by said first timing signal in said first operation mode, wherein said power switch is controlled by said second timing signal in said second operation mode, wherein said activated sense amplifiers take a first charging time to set corresponding bit lines to a predetermined voltage level in said first operation mode and a second charging time to set corresponding bit lines to said predetermined voltage level in said second operation mode, and wherein said first charging time is longer than said second charging time.
- 39. A semiconductor memory according to claim 38, wherein said n bits are 16 megabits or more, and wherein said first number is {square root over (n)} and said second number is 2{square root over (n)}.
- 40. A semiconductor memory comprising:
a plurality of word lines; a plurality of bit lines; dynamic memory cells of n bits; and a plurality of sense amplifiers connected to said plurality of bit lines, wherein each of said dynamic memory cells has a stereoscopic structure which does not use a substrate as an electrode of an information charge storage capacitor of each of said memory cells, wherein the number of activated sense amplifiers per one memory access is {square root over (n)} or lower, and wherein said n bits are 16 megabits or more.
- 41. A semiconductor memory comprising:
a plurality of word lines; a plurality of bit lines; dynamic memory cells of n bits; and a plurality of sense amplifiers connected to said plurality of bit lines, wherein each of said dynamic memory cells has a stereoscopic structure which does not use a substrate as an electrode of an information charge storage capacitor of each of said memory cells, wherein the number of activated sense amplifiers per one memory access is a number in a progression expressed as {square root over (n)}, {square root over (n)}/2, {square root over (n)}/4, - - - , and wherein said n bits are 16 megabits or more.
- 42. A semiconductor memory comprising:
a plurality of word lines; a plurality of bit lines; dynamic memory cells of n bits; and a plurality of sense amplifiers connected to said plurality of bit lines, wherein each of said dynamic memory cells uses a stacked capacitor, wherein the number of activated sense amplifiers per one memory access is {square root}{square root over (n)} or lower, and wherein said n bits are 16 megabits or more.
- 43. A semiconductor memory comprising:
a plurality of word lines; a plurality of bit lines; dynamic memory cells of n bits; and a plurality of sense amplifiers connected to said plurality of bit lines, wherein each of said dynamic memory cells uses a stacked capacitor, wherein the number of activated sense amplifiers per one memory access is a number in a progression expressed as {square root over (n)}, {square root over (n)}/2, {square root over (n)}/4, - - - , and wherein said n bits are 16 megabits or more.
- 44. A semiconductor memory comprising:
a plurality of word lines; a plurality of bit lines; dynamic memory cells of n bits; and a plurality of sense amplifiers connected to said plurality of bit lines, wherein the number of activated sense amplifiers per one memory access is a number in a progression expressed as {square root over (n)}/2, {square root over (n)}/4, {square root over (n)}/8, - - - , and wherein said n bits are 16 megabits or more.
- 45. A semiconductor memory according to claim 44, wherein each of said dynamic memory cells has a stereoscopic structure which does not use a substrate as an electrode of an information charge storage capacitor of each of said memory cells.
- 46. A semiconductor memory comprising:
a plurality of word lines; a plurality of bit lines; a plurality of dynamic memory cells; and a plurality of input pins for receiving a row address used for selecting one or more of said plurality of word lines, wherein a group of said plurality of input pins are used for receiving a column address so that said semiconductor memory is an address multiplexed type, wherein m bits obtained through said dynamic memory cells are output as data, wherein m is a number in a progression expressed as 2k, k=2, 3, 4, - - - , wherein a first number of row address bits supplied to said semiconductor memory is larger than a second number of column address bits supplied to said semiconductor memory, and wherein the difference between said first number and second number is equal to k.
- 47. A semiconductor memory comprising:
a plurality of word lines; a plurality of bit lines; a plurality of dynamic memory cells; and a plurality of input pins for receiving a row address used for selecting one or more of said plurality of word lines, wherein a group of said plurality of input pins are used for receiving a column address so that said semiconductor memory is an address multiplexed type, wherein four bits obtained through said dynamic memory cells are output as data, and wherein the number of row address bits supplied to said semiconductor memory is larger than the number of column address bits supplied to said semiconductor memory by two.
- 48. A semiconductor memory comprising:
a plurality of word lines; a plurality of bit lines; a plurality of dynamic memory cells; and a plurality of input pins for receiving a row address used for selecting one or more of said plurality of word lines, wherein a group of said plurality of input pins are used for receiving a column address so that said semiconductor memory is an address multiplexed type, wherein eight bits obtained through said dynamic memory cells are output as data, and wherein the number of row address bits supplied to said semiconductor memory is larger than the number of column address bits supplied to said semiconductor memory by three.
- 49. A semiconductor memory comprising:
a plurality of word lines; a plurality of bit lines; a plurality of dynamic memory cells; and a plurality of input pins for receiving a row address used for selecting one or more of said plurality of word lines, wherein a group of said plurality of input pins are used for receiving a column address so that said semiconductor memory is an address multiplexed type, wherein sixteen bits obtained through said dynamic memory cells are output as data, and wherein the number of row address bits supplied to said semiconductor memory is larger than the number of column address bits supplied to said semiconductor memory by four.
- 50. A semiconductor memory comprising:
a plurality of word lines; a plurality of bit lines; a plurality of dynamic memory cells; and a plurality of input pins for receiving a row address used for selecting one or more of said plurality of word lines, wherein a group of said plurality of input pins are used for receiving a column address so that said semiconductor memory is an address multiplexed type, wherein thirty-two bits obtained through said dynamic memory cells connected to said selected word line are output as data, and wherein the number of row address bits supplied to said semiconductor memory is larger than the number of column address bits supplied to said semiconductor memory by five.
- 51. A semiconductor memory comprising:
a plurality of word lines; a plurality of bit lines; a plurality of dynamic memory cells; and a plurality of input pins for receiving a row address used for selecting one or more of said plurality of word lines, wherein a group of said plurality of input pins are used for receiving a column address so that said semiconductor memory is an address multiplexed type, wherein the number of bits of said row address is larger than the number of bits of said column address, and wherein a predetermined pin of said plurality of input pins is used for receiving a bit of the row address and a bit of a predetermined signal other than said column address in a time-series manner.
- 52. A semiconductor memory comprising:
a plurality of word lines; a plurality of bit lines; a plurality of dynamic memory cells; and a plurality of input pins for receiving a row address used for selecting one or more of said plurality of word lines, wherein a group of said plurality of input pins are used for receiving a column address so that said semiconductor memory is an address multiplexed type, wherein the number of bits of said row address is larger than the number of bits of said column address by two so that four bits are output as data, and wherein a predetermined pin of said plurality of input pins is used for receiving a bit of the row address and a bit of a predetermined signal other than said column address in a time-series manner.
- 53. A semiconductor memory comprising:
a plurality of word lines; a plurality of bit lines; a plurality of dynamic memory cells; and a plurality of input pins for receiving a row address used for selecting one or more of said plurality of word lines, wherein a group of said plurality of input pins are used for receiving a column address so that said semiconductor memory is an address multiplexed type, wherein the number of bits of said row address is larger than the number of bits of said column address by three so that eight bits are output as data, and wherein a predetermined pin of said plurality of input pins is used for receiving a bit of the row address and a bit of a predetermined signal other than said column address in a time-series manner.
- 54. A semiconductor memory comprising:
a plurality of word lines; a plurality of bit lines; a plurality of dynamic memory cells; and a plurality of input pins for receiving a row address used for selecting one or more of said plurality of word lines, wherein a group of said plurality of input pins are used for receiving a column address so that said semiconductor memory is an address multiplexed type, wherein the number of bits of said row address is larger than the number of bits of said column address by four so that sixteen bits are output as data, and wherein a predetermined pin of said plurality of input pins is used for receiving a bit of the row address and a bit of a predetermined signal other than said column address in a time-series manner.
- 55. A semiconductor memory comprising:
a plurality of word lines; a plurality of bit lines; a plurality of dynamic memory cells; and a plurality of input pins for receiving a row address used for selecting one or more of said plurality of word lines, wherein a group of said plurality of input pins are used for receiving a column address so that said semiconductor memory is an address multiplexed type, wherein the number of bits of said row address is larger than the number of bits of said column address by five so that thirty-two bits are output as data, and wherein a predetermined pin of said plurality of input pins is used for receiving a bit of a row address and a bit of a predetermined signal other than said column address in a time-series manner.
Priority Claims (4)
Number |
Date |
Country |
Kind |
1-65840 |
Mar 1989 |
JP |
|
1-14423 |
Jan 1989 |
JP |
|
63-277132 |
Nov 1988 |
JP |
|
63-279239 |
Nov 1988 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a continuation of application Ser. No. 08/618,381, filed on Mar. 19, 1996, the entire disclosure of which is hereby incorporated by reference.
Continuations (4)
|
Number |
Date |
Country |
Parent |
09714268 |
Nov 2000 |
US |
Child |
10000032 |
Dec 2001 |
US |
Parent |
09547917 |
Apr 2000 |
US |
Child |
09714268 |
Nov 2000 |
US |
Parent |
09361203 |
Jul 1999 |
US |
Child |
09547917 |
Apr 2000 |
US |
Parent |
08618381 |
Mar 1996 |
US |
Child |
09361203 |
Jul 1999 |
US |