Semiconductor devices are used in a variety of electronic applications, such as personal computers, cell phones, digital cameras, and other electronic equipment, as examples. Semiconductor devices are typically fabricated by sequentially depositing insulating or dielectric layers, conductive layers, and semiconductive layers of materials over a semiconductor substrate, and patterning the various material layers using lithography to form circuit components and elements thereon.
The semiconductor industry continues to improve the integration density of various electronic components (e.g., transistors, diodes, resistors, capacitors, etc.) by continual reductions in minimum feature size, which allow more components to be integrated into a given area. These smaller electronic components also require smaller packages that utilize less area and/or lower height than packages of the past, in some applications.
Thus, new packaging technologies have begun to be developed. By adopting the new packaging technologies, the integration levels of the packages may be increased. These relatively new types of packaging technologies for semiconductors face manufacturing challenges.
For a more complete understanding of the present disclosure, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
Corresponding numerals and symbols in the different figures generally refer to corresponding parts unless otherwise indicated. The figures are drawn to clearly illustrate the relevant aspects of the embodiments and are not necessarily drawn to scale.
The making and using of the embodiments of the present disclosure are discussed in detail below. It should be appreciated, however, that the present disclosure provides many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are illustrative and do not limit the scope of the disclosure.
Each packaged die, such as packaged die 110 includes at least a semiconductor die (not shown). The semiconductor die includes a semiconductor substrate as employed in a semiconductor integrated circuit fabrication, and integrated circuits may be formed therein and/or thereupon. The semiconductor substrate refers to any construction comprising semiconductor materials, including, but not limited to, bulk silicon, a semiconductor wafer, a silicon-on-insulator (SOI) substrate, or a silicon germanium substrate. Other semiconductor materials including group III, group IV, and group V elements may also be used. The semiconductor substrate may further comprise a plurality of isolation features (not shown), such as shallow trench isolation (STI) features or local oxidation of silicon (LOCOS) features. The isolation features may define and isolate the various microelectronic elements. Examples of the various microelectronic elements that may be formed in the semiconductor substrate include transistors (e.g., metal oxide semiconductor field effect transistors (MOSFET), complementary metal oxide semiconductor (CMOS) transistors, bipolar junction transistors (BJT), high voltage transistors, high frequency transistors, p-channel and/or n-channel field effect transistors (PFETs/NFETs), etc.); resistors; diodes; capacitors; inductors; fuses; and other suitable elements. Various processes are performed to form the various microelectronic elements including deposition, etching, implantation, photolithography, annealing, and/or other suitable processes. The microelectronic elements are interconnected to form the integrated circuit device, such as a logic device, memory device (e.g., SRAM), RF device, input/output (I/O) device, system-on-chip (SoC) device, combinations thereof, and other suitable types of devices.
Interconnect substrate 120 may be made of a semiconductor wafer, or a portion of wafer. In some embodiments, interconnect substrate 120 includes silicon, gallium arsenide, silicon on insulator (“SOI”) or other similar materials. Interconnect substrate 120 includes interconnect structures or redistribution layer(s) (RDL) to electrically connect packaged die 110 and substrate 130. RDLs are interconnect structures near the surface of die packages or on packaging structures to facilitate electrical connections. In some embodiments, interconnect substrate 120 also includes passive devices such as resistors, capacitors, inductors and the like, or active devices such as transistors. In some embodiments, substrate 130 includes additional integrated circuits. Interconnect substrate 120 may further include through substrate vias (TSVs) and may be an interposer. In addition, the interconnect substrate 120 may be made of other materials. In some embodiments, interconnect substrate 120 also includes bismaleimide triazine (BT) resin, FR-4 (a composite material composed of woven fiberglass cloth with an epoxy resin binder that is flame resistant), ceramic, glass, molding compound, or other supporting materials that may carry the conductive pads or lands needed to receive conductive terminals.
Substrate 130 may be made of a semiconductor wafer, or a portion of wafer. In some embodiments, substrate 130 includes silicon, gallium arsenide, silicon on insulator (“SOI”) or other similar materials. In some embodiments, substrate 130 also includes passive devices such as resistors, capacitors, inductors and the like, or active devices such as transistors. In some embodiments, substrate 130 includes additional integrated circuits. In addition, the substrate 130 may be made of other materials. For example, in some embodiments, substrate 130 is a multiple-layer circuit board. In some embodiments, substrate 130 also includes bismaleimide triazine (BT) resin, FR-4 (a composite material composed of woven fiberglass cloth with an epoxy resin binder that is flame resistant), ceramic, glass, plastic, tape, film, or other supporting materials that may carry the conductive pads or lands needed to receive conductive terminals.
Packaged die 110 is bonded to interconnect substrate 120 via connectors 115, and interconnect substrate 120 is bonded to substrate 130 via connectors 125. If two or more packaged dies, such as packaged die 110 and other packaged die(s), with different sizes of connectors are bonded to interconnect substrate 120, the packaging mechanisms could be challenging. Further, the cost of manufacturing the die package, such as die package 100, also needs to be taken into consideration. Interconnect substrates 120 with TSVs, which are also called interposers, provide functions for electrical connection and heat dissipation. However, interposers are expensive. For some applications that require low-cost die packages, alternative die package structures and methods for forming them are needed.
A plating seed layer 304 is then formed on redistribution structure 302 as shown in
After plating seed layer 304 is formed, a photoresist layer 305 is defined over it, as shown in
Afterwards, a conductive layer 307 is plated on the surface of exposed plating seed layer 304, such as over the surfaces in openings 306 and over surfaces of exposed regions 306′, in accordance with some embodiments. The conductive layer 307 is made of copper, copper alloy, or a combination thereof in some embodiments. Following the formation of the first conductive layer 307, a solder layer 308 is formed over conductive layer 307. In some embodiments, both the conductive layer 307 and solder layer 308 are formed by plating processes.
The thickness of conductive layer 307 and solder layer 308 over exposed regions 306′ are thicker than in openings 306 due to larger exposed surface area during plating processes. In some embodiments, the thickness of conductive layer 307 over exposed regions 306′ is in a range from about 12 μm to about 40 μm. In some embodiments, the thickness of solder layer 308 over exposed regions 306′ is in a range from about 5 μm to about 40 μm.
After the formation of the conductive layer 307 and solder layer 308, the photoresist layer 305 is removed, as shown in
After the photoresist layer 305 is removed and the etching of exposed plating seed layer 304, the conductive layer 307 and solder layer 308 in the openings 306 are exposed to form external connectors (or bump structures) 310. The exposed conductive layer 307 and solder layer 308 formed over the posed regions 306′ form contact structures 311.
A reflow process is then conducted to reflow the solder layer 308 over the patterned conductive layer 307 to prepare external connectors 310 for bonding. The solder layer 308 covering the conductive layer 307 near over exposed regions 306′ is also reflowed to cover side wall(s) of conductive layer 307, as shown in
Following the reflow process described above, substrate 301 is thinned down to a thickness T1, as shown in
The redistribution structure 402 includes one or more redistribution layers (RDLs), which are insulated by passivation layers. A plating seed layer 404 is then formed on redistribution structure 402 as shown in
After plating seed layer 404 is formed, a photoresist layer 405 is deposited and patterned over it, as shown in
Afterward the conductive layer 407 is formed and the photoresist layer 405 is removed, as shown in
After photoresist layer 405 is removed, a photoresist layer 408 is deposited and patterned over substrate 401, as shown in
Following the patterning of photoresist layer 408, a conductive layer 410 and a solder layer 411 are plated on substrate 401 to fill at least portions openings (409I) and (409II), as shown in
Afterward the solder layer 407 is deposited and the photoresist layer 408 is removed, as shown in
Following the reflow process described above, region 400 is singulated into individual piece from the entire substrate 401 and becomes packaged die 110A, which is ready for further packaging. The singulation process is a sawing process, in accordance with some embodiments.
Packaged die 110B have one-size external connectors, as shown in
After interconnect substrates 120′, packaged dies 110A, and packaged dies 110B are prepared or provided, they are assembled on substrates 130′.
Substrate 130′ also includes an opening 502 to house interconnect substrate 120′.
After the interconnect substrate 120′ is bonded to substrate 130′, packaged dies 110A and 110B are bonded to interconnect substrate 120′ and substrate 130′, as shown in
After the electrical test is done, packaged die 110B is bonded to the remaining connectors 310 of interconnect substrate 120′ to form bonded structures 115B, in some embodiments. However, the electrical test can be optional. In some embodiments, another electrical test is performed after packaged die 110B is bonded. This other electrical test can check the quality of bonding of packaged die 110B to reduce waste of resources. After both packaged dies 110A and 110B are bonded to substrate 130′ and interconnect substrate 120′, a molding compound 512 is applied over substrate 130′ to cover packed dies 110A and 110B and to fill the space underneath packaged dies 110A and 110B, a shown in
After the molding compound 512 is formed, external connectors (such as solder balls) 138′ are formed on bonding pads 506 to form die package 100′, as shown in
The formation mechanisms for interconnect substrate 120″ are similar to those of interconnect substrate 120′. The formation mechanisms for packaged dies 110C and 110D are similar to the formation mechanisms of packaged die 110B described above. Substrate 130″ is similar to substrate 130′; however, the interconnect structures and bonding structures on substrate 130″ could be arranged differently from substrate 130′.
After interconnect substrate 120″, packaged die 110C, and packaged die 110D are prepared or provided, they are assembled on substrate 130″.
Afterwards, interconnect substrate 120″ is attached to substrate 130″, such as by a glue layer (not shown), as mentioned above. In addition, electrical connection is made between interconnect substrate 120″ and substrate 130″.
After packaged die 110D is bonded to interconnect substrate 120″, a molding compound 712 is formed over substrate 130″ to protect packaged dies (110C and 110D) and substrate (120″) and connecting structures (bonding structures between packaged dies and substrate 120″, and wire bonds 125″) over substrate 130″. In some embodiments, an underfill is first formed under packaged dies 110C and 110D prior to forming molding compound 712. However, forming the underfill first is optional. Some molding compound materials can also act as underfill to fill the space between packaged dies 110C/110D and substrate 120″. After the molding compound 712 is formed, external connectors 138″ are formed on the opposite side (opposite from bonded packaged dies 110C and 110D) to form die package 100″, as shown in
The process flow described above to form die package 100″ is merely one embodiment. Other process flow may also be used. For example, interconnect substrate 120″ could have been placed on substrate 130″ first before packaged dies 110C and 110D being bonded to substrate 120″. Further, packaged die 110D could have been bonded to interconnect substrate 120″ before packaged die 110C. Choosing which die to bond first depends on the components on die package 100″ and how these components are used. For example, packaged die 110C may be bonded first because the testing of packaged die 110D could require the presence of package die 110C. Other considerations may be needed in deciding the sequence of bonding and whether to conduct electrical testing in the sequence of forming die package 100″.
The embodiments described above show two packaged dies bonded in each die package, such as packaged dies 110A and 110B on die package 100′ or packaged dies 110C and 110D on die package 100″. There could be more than two packaged dies on each die package.
As mentioned above in the description for
Probing pads 910 can be used to test the quality and connectivity of the bonding structures formed between packaged dies 110A, 110B, and interconnect substrate 120′. To test connectivity between signal structures and power-source structures or between signal structures and ground structures, metal lines are needed to connect these structures. However, the electrical connections used for testing need to be disconnected after testing is completed to allow the devices in the packaged dies 110A and 110B to work.
By placing electrical-test probers with probing pads 910A and 910C and supplying current and/or voltage between probing pads 910A and 910C various electrical tests can be performed. For example, to test the quality of bonding, a current can be applied between probing pads 910A and 910C. The voltages of probing pads 910A and 910C are then measured to calculate the resistance between probing pads 910A and 910C. The value of the resistance measured would reflect the quality of bonding. A value higher than an expected range could indicate improper bonding, such as cracking, mis-alignment, etc. The structures connected between probing pads 910A and 910C enable testing the connection to the grounding and signal structures.
Similarly, probing pads 910B and 910C connect bonding structures 115B that are connected to “Signal 2”, “Power 1”, “Power 2”, and “Signal 4” structures through electrical lines 925 (lines with circles). By placing electrical-test probers with probing pads 910B and 910D and supplying current and/or voltage between probing pads 910B and 910D various electrical tests can be performed. For example, to test the quality of bonding, a current can be applied between probing pads 910B and 910D. The voltages of probing pads 910B and 910D are then measured to calculate the resistance between probing pads 910B and 910D. The value of the resistance measured would reflect the quality of bonding. A value higher than an expected range could indicate improper bonding, such as cracking, mis-alignment, etc. The structures connected between probing pads 910B and 910D enable testing the connection to the power and signal structures.
Metal lines 920 could be on the same RDL level or different RDL levels. Similarly, metal lines 920 could be on the same RDL level or different RDL levels. As described above, multiple levels of RDLs could be used to avoid metal line crossing.
The structures in
Afterwards, packaged die 110B is bonded to interconnect substrate 120′. Probers 1120 are then lowered to contact probe pads 910 to make electrical tests, as shown in
Traditionally, the quality of bonding of packaged dies can be tested after the die package is completed. The test structures and the probing structures on interconnect substrate described above enable testing without waiting until the die package is completed assembled. If electrical data reveal that packaged dies or bonding structures are less than perfect, they can be removed and be replaced by new packaged dies with newly formed bonding structures. However, such rework is not possible for finished die package, when the molding compound is formed. The mechanisms for forming test structures with probing pads and severing connecting metal lines after testing could reduce manufacturing cost.
Embodiments of mechanisms for testing a die package with multiple packaged dies on a package substrate use an interconnect substrate to provide electrical connections between dies and the package substrate and to provide probing structures (or pads). Testing structures, including daisy-chain structures, with metal lines to connect bonding structures connected to signals, power source, and/or grounding structures are connected to probing structures on the interconnect substrate. The testing structures enable determining the quality of bonding and/or functionalities of packaged dies bonded. After electrical testing is completed, the metal lines connecting the probing structures and the bonding structures are severed to allow proper function of devices in the die package. The mechanisms for forming test structures with probing pads on interconnect substrate and severing connecting metal lines after testing could reduce manufacturing cost.
In some embodiments, a semiconductor die package is provided. The semiconductor die package includes a first packaged die, and an interconnect substrate with a redistribution structure. The first packaged die is bonded to the redistribution structure, and the interconnect substrate includes a plurality of probing pads whose electrical connections to the first packaged die being severed. The semiconductor die package also includes a package substrate with an interconnect structure. The interconnect substrate is bonded to the package substrate, and wherein the package substrate is electrically connected to the first packaged die.
In some other embodiments, a method of forming a semiconductor die package is provided. The method includes bonding an interconnect substrate to a package substrate, and bonding a first packaged die to the package substrate and to the interconnect substrate. The method also includes bonding a second packaged die to the interconnect substrate, and performing an electrical test on a plurality of test structures. The plurality of test structures include a plurality of probing pads electrically connected to devices in the first packaged die and the second packaged die by metal lines. The method further includes severing the metal lines to terminate electrical connection between the plurality of probing pads, the first packaged die, and the second packaged die.
In yet some other embodiments, a method of forming a semiconductor die package is provided. The method includes bonding an interconnect substrate to a package substrate, and bonding a first packaged die to the package substrate and to the interconnect substrate. The method also includes bonding a second packaged die to the interconnect substrate, and performing an electrical test on a plurality of test structures. The plurality of test structures include a plurality of probing pads electrically connected to devices in the first packaged die and the second packaged die by metal lines. The method further includes severing the metal lines to terminate electrical connection between the plurality of probing pads, the first packaged die, and the second packaged die. In addition, the method includes forming a molding compound over the packaged substrate to cover the first packaged die and the second packaged die bonded to the package substrate and the interconnect substrate. Additionally, the method includes forming external connectors of the package substrate.
In an embodiment, a semiconductor die package is provided. The package includes a first packaged die bonded to an interconnect substrate by a first plurality of bonding structures and a second packaged die bonded to the interconnect substrate by a second plurality of bonding structures. The package further includes a plurality of test structures, wherein the plurality of test structures comprises a plurality of probing pads, a first test structure of the plurality of test structures being electrically isolated from the first plurality of bonding structures, the second plurality of bonding structures, and other ones of the plurality of probing pads.
In yet another embodiment a semiconductor die package is provided. The package includes a first packaged die bonded to an interconnect substrate by a first plurality of bonding structures and a second packaged die bonded to the interconnect substrate by a second plurality of bonding structures. The package further includes a test structure, wherein the test structure comprises a probing pad, a first line section and a second line section, the first line section having a first end and a second end, the first end terminating at the probing pad, the second line section having a third end and a fourth end, the third end terminating at one of the first plurality of bonding structures or one of the second plurality of bonding structures, the fourth end and the second end being disconnected and aligned. A molding compound is formed over the first packaged die, the second packaged die, and the interconnect substrate.
In yet still another embodiment a semiconductor die package is provided. The package includes a first substrate bonded to an interconnect substrate by a first plurality of bonding structures and a second substrate bonded to the interconnect substrate by a second plurality of bonding structures. The package further includes a plurality of test structures on the interconnect substrate, wherein each of the plurality of test structures comprise a probing pad connected to a discontinuous conductive line, a first segment of the discontinuous conductive line coupled to a corresponding one of the first plurality of bonding structures or a corresponding one of the second plurality of bonding structures, a second segment of the discontinuous conductive line coupled to the probing pad, terminating ends of the first segment and the second segment being separated by a gap. A molding compound is formed over the first substrate, the second substrate, and the interconnect substrate.
Although embodiments of the present disclosure and their advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the disclosure as defined by the appended claims. For example, it will be readily understood by those skilled in the art that many of the features, functions, processes, and materials described herein may be varied while remaining within the scope of the present disclosure. Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure of the present disclosure, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the present disclosure. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps.
This application is a divisional application of U.S. application Ser. No. 16/512,060, filed Jul. 15, 2019, entitled “Packaging Mechanisms for Dies with Different Sizes of Connectors”, which is a divisional application of U.S. application Ser. No. 15/700,830, filed Sep. 11, 2017, now U.S. Pat. No. 10,354,931, issued Jul. 16, 2019, entitled “Packaging Mechanisms for Dies with Different Sizes of Connectors”, which is a continuation application of U.S. application Ser. No. 14/728,608, filed Jun. 2, 2015, now U.S. Pat. No. 9,761,503, issued Sep. 12, 2017, entitled “Packaging Mechanisms for Dies with Different Sizes of Connectors,” which is a divisional application of U.S. application Ser. No. 13/924,215, filed Jun. 21, 2013, now U.S. Pat. No. 9,070,644, issued Jun. 30, 2015, entitled “Packaging Mechanisms for Dies with Different Sizes of Connectors”, which claims the priority of U.S. Provisional Application No. 61/798,136, entitled “Method and Apparatus for a Package Structure,” and filed on Mar. 15, 2013, and U.S. Provisional Application Ser. No. 61/791,944, entitled “Packaging Interconnect Structure Apparatus and Method,” and also filed on Mar. 15, 2013. All of the above-mentioned applications are incorporated herein in their entirety.
Number | Name | Date | Kind |
---|---|---|---|
4811082 | Jacobs et al. | Mar 1989 | A |
4990462 | Sliwa, Jr. | Feb 1991 | A |
5075253 | Sliwa, Jr. | Dec 1991 | A |
5380681 | Hsu | Jan 1995 | A |
5447264 | Koopman et al. | Sep 1995 | A |
5481133 | Hsu | Jan 1996 | A |
5773880 | Ohno | Jun 1998 | A |
5929521 | Wark et al. | Jul 1999 | A |
6001493 | Rutledge et al. | Dec 1999 | A |
6002177 | Gaynes et al. | Dec 1999 | A |
6187678 | Gaynes et al. | Feb 2001 | B1 |
6220499 | Brofman et al. | Apr 2001 | B1 |
6229216 | Ma et al. | May 2001 | B1 |
6236115 | Gaynes et al. | May 2001 | B1 |
6271059 | Bertin et al. | Aug 2001 | B1 |
6279815 | Correia et al. | Aug 2001 | B1 |
6355501 | Fung et al. | Mar 2002 | B1 |
6434016 | Zeng et al. | Aug 2002 | B2 |
6448661 | Kim et al. | Sep 2002 | B1 |
6461895 | Liang et al. | Oct 2002 | B1 |
6562653 | Ma et al. | May 2003 | B1 |
6570248 | Ahn et al. | May 2003 | B1 |
6600222 | Levardo | Jul 2003 | B1 |
6607938 | Kwon et al. | Aug 2003 | B2 |
6661085 | Kellar et al. | Dec 2003 | B2 |
6762076 | Kim et al. | Jul 2004 | B2 |
6790748 | Kim et al. | Sep 2004 | B2 |
6887769 | Kellar et al. | May 2005 | B2 |
6894378 | Winderl | May 2005 | B2 |
6908565 | Kim et al. | Jun 2005 | B2 |
6908785 | Kim | Jun 2005 | B2 |
6924551 | Rumer et al. | Aug 2005 | B2 |
6943067 | Greenlaw | Sep 2005 | B2 |
6946384 | Kloster et al. | Sep 2005 | B2 |
6975016 | Kellar et al. | Dec 2005 | B2 |
7037804 | Kellar et al. | May 2006 | B2 |
7056807 | Kellar et al. | Jun 2006 | B2 |
7087538 | Staines et al. | Aug 2006 | B2 |
7151009 | Kim et al. | Dec 2006 | B2 |
7157787 | Kim et al. | Jan 2007 | B2 |
7215033 | Lee et al. | May 2007 | B2 |
7276799 | Lee et al. | Oct 2007 | B2 |
7279795 | Periaman et al. | Oct 2007 | B2 |
7307005 | Kobrinsky et al. | Dec 2007 | B2 |
7317256 | Williams et al. | Jan 2008 | B2 |
7320928 | Kloster et al. | Jan 2008 | B2 |
7345350 | Sinha | Mar 2008 | B2 |
7402442 | Condorelli et al. | Jul 2008 | B2 |
7402515 | Arana et al. | Jul 2008 | B2 |
7402901 | Hatano et al. | Jul 2008 | B2 |
7410884 | Ramanathan et al. | Aug 2008 | B2 |
7432592 | Shi et al. | Oct 2008 | B2 |
7462511 | Yamagata | Dec 2008 | B2 |
7494845 | Hwang et al. | Feb 2009 | B2 |
7528494 | Furukawa et al. | May 2009 | B2 |
7531890 | Kim | May 2009 | B2 |
7557597 | Anderson et al. | Jul 2009 | B2 |
7576435 | Chao | Aug 2009 | B2 |
7834450 | Kang | Nov 2010 | B2 |
7915741 | Lau et al. | Mar 2011 | B2 |
8227904 | Braunisch | Jul 2012 | B2 |
8817511 | McCarthy et al. | Aug 2014 | B2 |
8866488 | Wang | Oct 2014 | B2 |
10361181 | Chen et al. | Jul 2019 | B2 |
10629580 | Chen et al. | Apr 2020 | B2 |
20020045293 | Tsunoi | Apr 2002 | A1 |
20020063319 | Huang et al. | May 2002 | A1 |
20020121687 | Winderl | Sep 2002 | A1 |
20020135055 | Cho et al. | Sep 2002 | A1 |
20030230805 | Noma et al. | Dec 2003 | A1 |
20060240595 | Lee et al. | Oct 2006 | A1 |
20060267188 | Ishino et al. | Nov 2006 | A1 |
20070013063 | Khandekar et al. | Jan 2007 | A1 |
20070080442 | Meyer-Berg | Apr 2007 | A1 |
20080057837 | Shiratani et al. | Mar 2008 | A1 |
20080315409 | Cordes et al. | Dec 2008 | A1 |
20090121344 | Sunohara | May 2009 | A1 |
20090244874 | Mahajan et al. | Oct 2009 | A1 |
20090261476 | Huang | Oct 2009 | A1 |
20090278263 | McCarthy et al. | Nov 2009 | A1 |
20100072601 | Tanaka | Mar 2010 | A1 |
20100213608 | Lau et al. | Aug 2010 | A1 |
20100244024 | Do et al. | Sep 2010 | A1 |
20110068465 | Shen et al. | Mar 2011 | A1 |
20110092064 | Liu et al. | Apr 2011 | A1 |
20110101527 | Cheng et al. | May 2011 | A1 |
20120106117 | Sundaram et al. | May 2012 | A1 |
20130134582 | Yu et al. | May 2013 | A1 |
20130168848 | Lin et al. | Jul 2013 | A1 |
20130168854 | Karikalan et al. | Jul 2013 | A1 |
20130241025 | Pagani | Sep 2013 | A1 |
20130341803 | Cheah | Dec 2013 | A1 |
20140048928 | Li | Feb 2014 | A1 |
20140252561 | Lisk et al. | Sep 2014 | A1 |
20140264337 | Chen et al. | Sep 2014 | A1 |
20140264769 | Chen et al. | Sep 2014 | A1 |
Number | Date | Country |
---|---|---|
3705828 | Oct 1987 | DE |
10110203 | Sep 2002 | DE |
112007002587 | Sep 2009 | DE |
H09260420 | Oct 1997 | JP |
2003309140 | Oct 2003 | JP |
20050033254 | Apr 2005 | KR |
2008057837 | May 2008 | WO |
Number | Date | Country | |
---|---|---|---|
20210217672 A1 | Jul 2021 | US |
Number | Date | Country | |
---|---|---|---|
61791944 | Mar 2013 | US | |
61798136 | Mar 2013 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 16512060 | Jul 2019 | US |
Child | 17215135 | US | |
Parent | 15700830 | Sep 2017 | US |
Child | 16512060 | US | |
Parent | 13924215 | Jun 2013 | US |
Child | 14728608 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14728608 | Jun 2015 | US |
Child | 15700830 | US |