Number | Date | Country | Kind |
---|---|---|---|
11-248311 | Sep 1999 | JP | |
11-369003 | Dec 1999 | JP | |
2000-221350 | Jul 2000 | JP | |
2000-230868 | Jul 2000 | JP | |
2000-230869 | Jul 2000 | JP | |
2000-230870 | Jul 2000 | JP |
This application is the National Phase of International Applicaiion PCT/JP00/05970 filed Sep. 1, 2000 which designated the U.S. and that International Application published under PCT Article 21(2) in, English.
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/JP00/05970 | WO | 00 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO01/19148 | 3/15/2001 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
5027253 | Lauffer et al. | Jun 1991 | A |
5559363 | Immorlica, Jr. | Sep 1996 | A |
5565706 | Miura et al. | Oct 1996 | A |
5745984 | Cole et al. | May 1998 | A |
5875100 | Yamashita | Feb 1999 | A |
6021050 | Ehman et al. | Feb 2000 | A |
6153290 | Sunahara | Nov 2000 | A |
Entry |
---|
Patent Abstracts of Japan, “Multilayered Wiring Board” JP 11-126978, May 11, 1999, Akiya.Fujisaki et al. |
Patent Abstracts of Japan “ Method for Manufacturing Multilayer Printed Wiring Board ”, JP 10-013024, Jan. 1, 1998, Satoshi Nakamura. |
Patent Abstracts of Japan, “Electrode Structure and the Manufacturing Method”, JP 54-157296, Dec. 12, 1979. |
Patent Abstracts of Japan, “ Multilayer Electronic Part and Manufacture Thereof ”, JP 8-241827, Sep. 17, 1996. |
U.S. patent application Ser. No. 09/830,361, Inagaki et al., filed Apr. 25, 2001. |