Claims
- 1. A method of fabricating an electronic device having a wiring board mounted a first device and a second device thereon, comprising the steps of:preparing the wiring board having a rigid substrate, a soft layer softer than the rigid substrate formed on the rigid substrate, a plurality of electrode pads formed on the soft layer; preparing the first device having a plurality of bumps; positioning the first device on the wiring board so as to arrange the bumps on the electrode pads; after the step of positioning the first device, mounting the first device to the wiring board by thermocompression bonding using a heater so as to form recesses in the electrode pads by pressure of the bumps, connecting the bumps with the electrode pads in the recesses and filling between the first device and the wiring board with resin; preparing the second device having a plurality of external terminals; positioning the second device on the wiring board so as to arrange the external terminals on the electrode pads through pasty solder, respectively; and after the step of positioning the second device, melting the pasty solder by conducting a heat treatment and fixing the external terminals with the electrode pads by solder.
- 2. A method of fabricating an electronic device according to claim 1, wherein the bumps are fixed to the first device and pressed to the electrode pads on the soft layer.
- 3. A method of fabricating an electronic device according to claim 2, wherein the bumps are made of gold.
- 4. A method of fabricating an electronic device according to claim 2, wherein the wiring board having a passivation film formed on the soft layer arranged around each of the electrode pads connecting the external terminals of the second device.
- 5. A method of fabricating an electronic device according to claim 2, wherein the first device having a semiconductor chip, elements and a plurality of external terminals formed on a main surface of the semiconductor ship, andwherein the bumps are fixed on the external terminals of the semiconductor chip.
- 6. A method of fabricating an electronic device according to claim 1, wherein the second device having a semiconductor chip, a plurality if leads each having an inner portion and an outer portion, a plurality of wires electrically connecting the leads and the semiconductor chip, a resin encapsulating the semiconductor chip, the inner portions of the leads and the wires, andwherein the external terminals of the second device are comprised of the outer portions of the leads.
- 7. A method of fabricating an electronic device according to claim 2, wherein the wiring board having a plurality of wirings formed on the soft layer, a passivation film that covers the wirings and the soft layer, the electrode pads being electrically connected to the plurality of wirings.
Priority Claims (1)
Number |
Date |
Country |
Kind |
9-075970 |
Mar 1997 |
JP |
|
Parent Case Info
This is a continuation application of U.S. Ser. No. 09/565,070, filed May 5, 2000 now U.S. Pat. No. 6,461,896; which is a continuation application of U.S. Ser. No. 09/048,054, filed Mar. 26, 1998, now U.S. Pat. No. 6,208,525. This application is related to U.S. Ser. No. 09/769,243, filed Jan. 26, 2001, and U.S. Ser. No. 09/769,341, filed Jan. 26, 2001.
US Referenced Citations (5)
Number |
Name |
Date |
Kind |
4929999 |
Hoeberechts et al. |
May 1990 |
A |
5714252 |
Hogerton et al. |
Feb 1998 |
A |
5874780 |
Murakami |
Feb 1999 |
A |
6037044 |
Giri et al. |
Mar 2000 |
A |
6461896 |
Imasu et al. |
Oct 2002 |
B1 |
Foreign Referenced Citations (5)
Number |
Date |
Country |
0609918 |
Aug 1994 |
EP |
4-345041 |
Dec 1992 |
JP |
5-175280 |
Jul 1993 |
JP |
9-33608 |
Feb 1997 |
JP |
9642106 |
Dec 1996 |
WO |
Non-Patent Literature Citations (1)
Entry |
Denshi Zairyo, Apr. 1996, Kogyo Chosakai, pp. 14-19. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
09/565070 |
May 2000 |
US |
Child |
10/224339 |
|
US |
Parent |
09/048054 |
Mar 1998 |
US |
Child |
09/565070 |
|
US |