Claims
- 1. A method for addressing a stack of silicon, said stack including a first and second level, said stack having a first die located on said first level, said method comprising the steps of:
- providing said first die with a first bond-pad assigned to said first level in said stack, and a second bond-pad assigned to said second level in said stack;
- connecting an external address signal to said first bond-pad and to said second bond-pad;
- providing a first fuse between said first bond-pad and said external address signal;
- providing a second fuse between said second bond-pad and said external address signal; and
- opening said second fuse to allow said external address signal to reach said first bond-pad, whereby said first level of said stack is addressed when said external address signal is activated.
- 2. A method as in claim 1 further including the steps of:
- providing a second die on said second level in said stack;
- providing said second die with a first bond-pad assigned to said first level in said stack, and a second bond-pad assigned to said second level in said stack;
- connecting said external address signal to said first bond-pad and to said second bond-pad;
- providing a first fuse between said first bond-pad and said external address signal;
- providing a second fuse between said second bond-pad and said external address signal; and
- opening said first fuse to allow said external address signal to reach said second bond-pad, whereby said second level of said stack is addressed when said external address signal is activated.
- 3. A method for addressing a die from a substrate including the steps of:
- providing a plurality of signal lines on said substrate;
- connecting a switch between said die and said plurality of signal lines; and
- routing a particular one of said plurality of signal lines to said die by placing electrically conductive epoxy between said switch and said particular one of said plurality of signal lines.
- 4. A method for as in claim 3 further including the steps of:
- stacking a first segment and a second segment to create a stack, wherein said first die is located on said first segment in said stack;
- providing said plurality of said signal lines with an OFF-signal line, a first address-signal line, and a second address-signal line, such that said a first address-signal line accesses said first segment in said stack and said second address-signal line accesses said second segment in said stack; and
- if said first die is to be disconnected from said first segment, placing said electrically conductive epoxy between said switch and said OFF-signal line,
- if said first die is to be addressed by said first address-signal line, placing said electrically conductive epoxy between said switch and said first address-signal line, and
- if said first die is to be addressed by said second address-signal line, placing said electrically conductive epoxy between said switch and said second address-signal line.
CROSS-REFERENCE TO RELATED PATENT APPLICATION
This is a division of application Ser. No. 08/376,149 filed on Jan. 20, 1995, U.S. Pat. No. 5,698,895 which is a continuation-in-part of prior application Ser. No. 08/265,081 filed on Jun. 23, 1994 U.S. Pat. No. 5,675,180.
The present application is a continuation-in-part of application Ser. No. 08/265,081, entitled "Vertical Interconnect Process for Silicon Segments," filed on Jun. 23, 1994, and assigned to the assignee of the present application.
US Referenced Citations (99)
Foreign Referenced Citations (9)
Number |
Date |
Country |
0010657 |
May 1980 |
EPX |
0175870 |
Apr 1986 |
EPX |
0178227 |
Apr 1986 |
EPX |
0 490 739 A1 |
Dec 1991 |
EPX |
0558855 |
Sep 1993 |
EPX |
2 638 894 |
Nov 1988 |
FRX |
8304141 |
Nov 1983 |
WOX |
9203035 |
Feb 1992 |
WOX |
9401887 |
Jan 1994 |
WOX |
Non-Patent Literature Citations (2)
Entry |
Wojnarowski, R.J., et al. "Three Dimensional Hybrid Wafer Scale Integration Using the GE High Density Interconnect Process," IEEE International Conference on Wafe Scale Integration, Jan. 20, 1993. |
Conte, Al S. "MCM-L The Answer for Desktop Workstations," ICEMM Proceedings, (1993), pp. 18-21. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
376149 |
Jan 1995 |
|