Top layers of metal for high performance IC's

Information

  • Patent Grant
  • 8531038
  • Patent Number
    8,531,038
  • Date Filed
    Friday, July 27, 2007
    18 years ago
  • Date Issued
    Tuesday, September 10, 2013
    12 years ago
Abstract
A method of closely interconnecting integrated circuits contained within a semiconductor wafer to electrical circuits surrounding the semiconductor wafer. Electrical interconnects are held to a minimum in length by making efficient use of polyimide or polymer as an inter-metal dielectric thus enabling the integration of very small integrated circuits within a larger circuit environment at a minimum cost in electrical circuit performance.
Description
BACKGROUND OF THE INVENTION

(1) Field of the Invention


The invention relates to the manufacturing of high performance Integrated Circuit (IC's), and more specifically to methods of achieving high performance of the Integrated Circuits by reducing the parasitic capacitance and resistance of interconnecting wiring on a chip.


(2) Description of the Prior Art


When the geometric dimensions of the Integrated Circuits are scaled down, the cost per die is decreased while some aspects of performance are improved. The metal connections which connect the Integrated Circuit to other circuit or system components become of relative more importance and have, with the further miniaturization of the IC, an increasingly negative impact on the circuit performance. The parasitic capacitance and resistance of the metal interconnections increase, which degrades the chip performance significantly. Of most concern in this respect is the voltage drop along the power and ground buses and the RC delay of the critical signal paths. Attempts to reduce the resistance by using wider metal lines result in higher capacitance of these wires.


To solve this problem, the approach has been taken to develop low resistance metal (such as copper) for the wires while low dielectric materials are used in between signal lines. Increased Input-Output (IO) combined with increased demands for high performance IC's has led to the development of Flip Chip Packages. Flip-chip technology fabricates bumps (typically Pb/Sn solders) on Al pads on chip and interconnect the bumps directly to the package media, which are usually ceramic or plastic based. The flip-chip is bonded face down to the package medium through the shortest path. These technologies can be applied not only to single-chip packaging, but also to higher or integrated levels of packaging in which the packages are larger and to more sophisticated substrates that accommodate several chips to form larger functional units.


The flip-chip technique, using an area array, has the advantage of achieving the highest density of interconnection to the device and a very low inductance interconnection to the package. However, pre-testability, post-bonding visual inspection, and TCE (Temperature Coefficient of Expansion) matching to avoid solder bump fatigue are still challenges. In mounting several packages together, such as surface mounting a ceramic package to a plastic board, the TCE mismatch can cause a large thermal stress on the solder-lead joints that can lead to joint breakage caused by solder fatigue from temperature cycling operations.


U.S. Pat. No. 5,212,403 (Nakanishi) shows a method of forming wiring connections both inside and outside (in a wiring substrate over the chip) for a logic circuit depending on the length of the wire connections.


U.S. Pat. No. 5,501,006 (Gehman, Jr. et al.) shows a structure with an insulating layer between the integrated circuit (IC) and the wiring substrate. A distribution lead connects the bonding pads of the IC to the bonding pads of the substrate.


U.S. Pat. No. 5,055,907 (Jacobs) discloses an extended integration semiconductor structure that allows manufacturers to integrate circuitry beyond the chip boundaries by forming a thin film multi-layer wiring decal on the support substrate and over the chip. However, this reference differs from the invention.


U.S. Pat. No. 5,106,461 (Volfson et al.) teaches a multi layer interconnect structure of alternating polyimide (dielectric) and metal layers over an IC in a TAB structure.


U.S. Pat. No. 5,635,767 (Wenzel et al.) teaches a method for reducing RC delay by a PBGA that separates multiple metal layers.


U.S. Pat. No. 5,686,764 (Fulcher) shows a flip chip substrate that reduces RC delay by separating the power and 1/0 traces.


SUMMARY OF THE INVENTION

It is the primary objective of the present invention to improve the performance of High Performance Integrated Circuits.


Another objective of the present invention is to reduce resistive voltage drop of the power supply lines that connect the IC to surrounding circuitry or circuit components.


Another objective of the present invention is to reduce the RC delay constant of the signal paths of high performance IC's.


Yet another objective of the present invention is to facilitate the application of IC's of reduced size and increased circuit density.


Yet another objective of the present invention is to further facilitate and enhance the application of low resistor conductor metals.


Yet another objective of the present invention is to allow for increased I/O pin count for the use of high performance IC's.


Yet another objective of the present invention is to simplify chip assembly by reducing the need for re-distribution of I/O chip connections.


Yet another objective of the present invention is to facilitate the connection of high-performance IC's to power buses.


Yet another objective of the present invention is to facilitate the connection of high-performance IC's to clock distribution networks.


Yet another objective of the present invention is to reduce IC manufacturing costs by allowing or facilitating the use of less expensive process equipment and by accommodating less strict application of clean room requirements, this as compared to sub-micron manufacturing requirements.


Yet another objective of the present invention is to be a driving force and stimulus for future system-on-chip designs since the present invention allows ready and cost effective interconnection between functional circuits that are positioned at relatively large distances from each other on the chip.


Yet another objective of the present design is to form the basis for a computer based routing tool that automatically routes interconnections that exceed a pre-determined length in accordance with the type of interconnection that needs to be established.


The present invention adds one or more thick layers of dielectric and one or more layers of wide metal lines on top of the finished device wafer. The thick layer of dielectric can, for example, be of polyimide or benzocyclobutene (BCB) with a thickness of over, for example, 3 um. The wide metal lines can, for instance, be of aluminum or electroplated copper. These layers of dielectric and metal lines can be used for power buses or power planes, clock distribution networks, critical signal, re-distribution of I/O pads for flip chip applications, and for long signal paths.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 shows a cross section of the interconnection scheme of the present invention.



FIG. 2 shows a cross section of the present invention in a more complex circuit configuration.



FIG. 3
a shows the top view of a combination power and X-signal plane using the present invention.



FIG. 3
b shows the top view of a combination power and Y-signal plane using the present invention.



FIG. 4 shows the top view of solder bump arrangement using the present invention and is an expanded view of a portion of FIG. 5.



FIG. 5 shows the top view of an example of power/ground pads combined with signal pad using the present invention.



FIG. 6 shows a basic integrated circuit (IC) interconnect scheme of the invention.



FIG. 7 shows an extension of the basic IC interconnect scheme by adding power, ground and signal distribution capabilities.



FIG. 8 shows an approach of how to transition from sub-micron metal to wide metal interconnects.



FIG. 9 shows detail regarding BGA device fan out using the invention.



FIG. 10 shows detail regarding BGA device pad relocation using the invention.



FIG. 11 shows detail regarding the usage of common power, ground and signal pads for BGA devices using the invention.





DETAILED DESCRIPTION OF THE INVENTION

The present invention teaches an Integrated Circuit structure where key re-distribution and interconnection metal layers and dielectric layers are added over a conventional IC. These re-distribution and interconnection layers allow for wider buses and reduce conventional RC delay.


Referring now more specifically to FIG. 1, there is shown a cross section of one implementation of the present invention. A silicon substrate 1 has transistors and other devices, typically formed of poly silicon, covered by a dielectric layer 2 deposited over the devices and the substrate. Layer 3 indicates the totality of metal layers 3′ and dielectric layers 3″ that are typically created on top of the device layer 2. Points of contact 6, such as bonding pads known in the semiconductor art, are in the top surface of layers 3′ and are part of layer 3. These points of contact 6 are points within the IC arrangement that need to be further connected to surrounding circuitry, that is to power lines or to signal lines. A passivation layer 4, formed of for example silicon nitride, is deposited on top of layer 3, as is known in the art for protecting underlying layers from moisture, contamination, etc.


The key steps of the invention begin with the deposition of a thick layer 5 of polyimide is deposited. A pattern 7 is exposed and etched through the polyimide layer 5 and the passivation layer 4 where the pattern 7 is the same as the pattern of the contact points 6. This opens the contact points 6 up to the surface 8 of the polyimide layer 5.


Electrical contact with the contact points 6 can now be established by filling the openings 7 with a conductor. The tops 9 of this metal conductor can now be used for connection of the IC to its environment, and for further integration into the surrounding electrical circuitry. Pads 10, 11 and 12 are formed on top of the top 9 of the metal conductors 7; these pads can be of any design in width and thickness to accommodate specific circuit design requirements. A larger size pad can, for instance, be used as a flip chip pad. A somewhat smaller in size pad can be used for power distribution or as a ground or signal bus. The following connections can, for instance, be made to the pads shown in FIG. 1: pad 10 can serve as a flip chip pad, pad 11 can serve as a flip chip pad or can be connected to electrical power or to electrical ground or to an electrical signal bus, pad 12 can also serve as a flip chip pad. There is no connection between the size of the pads shown in FIG. 1 and the suggested possible electrical connections for which this pad can be used. Pad size and the standard rules and restrictions of electrical circuit design determine the electrical connections to which a given pad lends itself.


The following comments relate to the size and the number of the contact points 6, FIG. 1. Because these contact points 6 are located on top of a thin dielectric (layer 3″, FIG. 1) the pad size cannot be too large since a large pad size brings with it a large capacitance. In addition, a large pad size will interfere with the routing capability of that layer of metal. It is therefore preferred to keep the size of the pad 6 small. The size of pad 6 is however also directly related with the aspect ratio of via 7. An aspect ratio of about 5 is acceptable for the consideration of via etching and via filling. Based on these considerations, the size of the contact pad 6 can be in the order of 0.3 μm to 5.0 μm, the exact size being dependent on the thickness of layers 4 and 5. The contact points 6 can comprise any appropriate contact material, such as but not limited to tungsten, copper (electroplated or electroless), aluminum, polysilicon, or the like.


The present invention does not impose a limitation on the number of contact pads that can be included in the design; this number is dependent on package design requirements. Layer 4 in FIG. 1 can be a typical IC passivation layer.


The most frequently used passivation layer in the present state of the art is plasma enhanced CVD (PECVD) oxide and nitride. In creating layer 4, a layer of between about 0.15 and 2.0 μm PECVD oxide is deposited first followed by a layer of between about 0.5 and 2.0 μm, and preferably approximately 0.7 μm nitride. Passivation layer 4 is very important because it protects the device wafer from moisture and foreign ion contamination. The positioning of this layer between the sub-micron process (of the integrated circuit) and the tens-micron process (of the interconnecting metallization structure) is of critical importance since it allows for a cheaper process that possibly has less stringent clean room requirements for the process of creating the interconnecting metallization structure.


Layer 5 is a thick polymer dielectric layer (for example polyimide) that has a thickness in excess of 2 μm (after curing). The range of polyimide thickness can vary from 2 μm to 30 μm dependent on electrical design requirements.


For the deposition of layer 5 the Hitachi-Dupont polyimide HD 2732 or 2734 can, for example, be used. The polyimide can be spin-on coated and cured. After spin-on coating, the polyimide will be cured at between approximately 250 and 450 degrees C., preferably at 400 degrees C., for between approximately 0.5 and 1.5 hours, preferably for 1 hour, in a vacuum or nitrogen ambient. For thicker polyimide, the polyimide film can be multiple coated and cured.


Another material that can be used to create layer 5 is the polymer benzocyclobutene (BCB). This polymer is at this time commercially produced by for instance Dow Chemical and has recently gained acceptance to be used instead of typical polyimide application.


The dimensions of opening 7 have previously been discussed. The dimension of the opening together with the dielectric thickness determines the aspect ratio of the opening. The aspect ratio challenges the via etch process and the metal filling capability. This leads to a diameter for opening 7 in the range of approximately 0.5 μm to 3.0 μm while the height for opening 7 can be in the range of approximately 3 μm to 20 μm. The aspect ratio of opening 7 is designed such that filling of the via with metal can be accomplished. The via can be filled with CVD metal such as CVD tungsten or CVD copper, with electroless nickel, with a damascene metal filling process, with electroplating copper, with sputtering aluminum, etc.


It must be noted that the use of polyimide films as inter-level dielectrics has been pursued as a technique for providing partial planarization of a dielectric surface. Polyimides offer the following characteristics for such applications:

    • they produce surfaces in which the step heights of underlying features are reduced, and step slopes are gentle and smooth.
    • they are available to fill small openings without producing the voids that occur when low-temperature CVD oxide films are deposited.
    • the cured polyimide films can tolerate temperatures of up to 500 degrees C. without degradation of their dielectric film characteristics.
    • polyimide films have dielectric breakdowns, which are only slightly lower than that of SiO2.
    • the dielectric constant of polyimides is smaller than that of silicon nitride and of SiO2.
    • the process used to deposit and pattern polyimide films is relatively simple.


For all of the above characteristics, polyimides are used and recommended within the scope of the present invention.



FIG. 2 shows how the present invention as indicated in FIG. 1 can be further extended to include multiple layers of polyimide and, in so doing, can be adapted to a larger variety of applications. The lower level build up of this cross section is identical to the build up shown in FIG. 1 with a silicon wafer 1, the poly silicon layer 2, the metal and dielectric combined layer 3, the passivation layer 4, the polyimide layer 5 and the pads 10 deposited on top of layer 5. The function of the structure that has been described in FIG. 1 can be further extended by depositing another layer of polyimide 14 on top of the previously deposited layer 5 and overlaying the pads 10. Selective etching and metal deposition can further create contact points 12. These contact points 12 can be connected with pads 10 as shown by connector 13. Depositing pads 12 on top of layer 14 can thus further extend this process. These pads 12 can be further customized to a particular application, the indicated extension of multiple layers of polyimides greatly enhances the flexibility and usefulness of the present invention. Additional alternating layers of polyimide and metal lines and/or power or ground planes may be added above layers 12 and 16, as needed. Dielectric layers 14 and 16 can be formed as described above with reference to FIG. 1 for the dielectric layer 5.



FIGS. 3
a and 3b show a top view of one possible use of the present invention. Interconnecting a number of pads 32 that have been created as described creates signal lines 30. Additional contact points such as point 34 can allow signal lines to pass vertically between layers. The various contact points can, for instance, be created within the surface of a power plane or ground plane 36. The layers within the interconnecting metallization structure of the present invention can contain signal interconnections in the X-direction, signal interconnections in the Y-direction, signal interconnections between X and or Y directions, interconnections to and/or within power and/or ground buses. The present invention further teaches the interconnection of signal lines, power and ground buses between the connected IC's and the top of the metallization system of the present invention.



FIG. 3
a shows signal lines formed in the X-direction. FIG. 3b shows signal lines formed in the Y-direction.



FIG. 4 presents yet another application of the present invention. Shown in FIG. 4 is an exploded view of a part of FIG. 5 that presents an area array I/O distribution. FIG. 4 shows pads 41 (on which solder bumps can be created) and an example of a layout of the redistribution of the peripheral pads 41′. The exploded view of FIG. 4 is taken along the line 2-2′ shown in FIG. 5; the redistribution of the peripheral pads 41′ (see FIG. 4) is, for clarity of overview, not shown in FIG. 5. The power or ground connections can be made to any point that is required on the bottom device. Furthermore, the power and ground planes can be connected to the power and ground planes of the package substrates. FIG. 4 shows an example of how to use the topmost metal layer to redistribute the peripheral pads 41′ to become area array pads 41. The solder bumps can then be created on pads 41.



FIG. 5 shows the top surface of a plane that contains a design pattern of a combination of power or ground pads 52 and signal pads 54. FIG. 5 shows the pad openings in the top dielectric layer. It is to be noted that the ground/power pads 52 are heavier and larger in design relative to the signal pads 54. The present invention ideally lends itself to meeting these differences in design, as they are required within the art of chip and high performance circuit design. The number of power or ground pads 52 shown in FIG. 5 can be reduced if there are power and/or ground planes within the chip 53. From this it is clear that the package number of I/O's can be reduced within the scope of the present invention which leads to a reduction of the package cost by eliminating common signal/power/ground connections within the package. For instance, a 470 I/O count on a BGA chip can, within the scope of the present invention, be reduced to a 256 I/O count using the present invention. This results in considerable savings for the overall package.



FIG. 6 shows a basic design advantage of the invention. This advantage allows for the sub-micron or fine-lines, that run in the immediate vicinity of the metal layers 3′ and the contact points 6, to be extended in an upward direction 20 through metal interconnect 7′. This extension continues in the direction 22 in the horizontal plane of the metal interconnect 26 and comes back down in the downward direction 24 through metal interconnect 7″. The functions and constructs of the passivation layer 4 and the insulating layer 5 remain as previously highlighted under FIG. 1. This basic design advantage of the invention is to “elevate” or “fan-out” the fine-line interconnects and to remove these interconnects from the micron and sub-micron level to a metal interconnect level that has considerably larger dimensions and is therefore characterized by smaller resistance and capacitance and is easier and more cost effective to manufacture. This aspect of the invention does not include any aspect of conducting line re-distribution and therefore has an inherent quality of simplicity. It therefore further adds to the importance of the invention in that it makes micron and sub-micron wiring accessible at a wide-metal level. The interconnections 7′ and 7″ interconnect the fine-level metal by going up through the passivation and polymer or polyimide dielectric layers, traverses over a distance on the wide-metal level and continues by descending from the wide-metal level back down to the fine-metal level by again traversing down through the passivation and polymer or polyimide dielectric layers. The extensions that are in this manner accomplished need not to be limited to extending fine-metal interconnect points 6 of any particular type, such as signal or power or ground, with wide metal line 26. The laws of physics and electronics will impose limitations, if any, as to what type of interconnect can by established in this manner where limiting factors will be the conventional limiting factors of resistance, propagation delay, RC constants and others. The upper metallization structure over the passivation layer 4 may comprise any appropriate contact material, such as but not limited to tungsten, chromium, copper(electroplated or electroless), aluminum, polysilicon, or the like. The upper metallization structure over the passivation layer 4 and over the contact points 6 can be formed using a process comprising an electroplating process, a sputtering process, an electroless-plating process, or a damascene process. Where the invention is of importance is that the invention provides much broader latitude in being able to apply these laws and, in so doing, provides a considerably extended scope of the application and use of Integrated Circuits and the adaptation of these circuits to a wide-metal environment. The upper metallization structure may have multiple metal layers and multiple dielectric layers as depicted in FIG. 2. The upper metallization structure may comprise multiple metal traces and a metal plane, such as a power plane or ground plane, enclosing the metal traces as shown in FIGS. 3a and 3b.



FIG. 7 shows how the basic interconnect aspect of the invention can further be extended to now not only elevate the fine-metal to the plane of the wide-metal but to also add power, ground and signal distribution interconnects of power, ground and signal planes at the wide-metal level. The wide-metal interconnect 26 of FIG. 6 is now extended to further include an interconnection with the via 21. In typical IC design, some pads may not be positioned in a location from which easy fan-out can be accomplished to a location that is required for the next step of circuit assembly. In those cases, the BGA substrate requires additional layers in the package construction in order to accomplish the required fan-out. The invention teaches an approach that makes additional layers in the assembling of an IC feasible while not unduly increasing the cost of creating such a multi-layer interface. Ball formation 28 on the surface of interconnect 23 indicates how the invention replaces part of the conventional BGA interconnect function, the solder bump provides for flip chip assembly. This interconnect 28 now connects the BGA device with surrounding circuitry at the wide-metal level as opposed to previous interconnects of the BGA device at the fine-metal level. The wide-metal interconnect of the BGA has obvious advantages of cost of manufacturing and improved BGA device performance. By being able to readily extend the wide-metal dimensions it also becomes possible to interconnect power, ground and signal lines at a wide-metal level thereby reducing the cost and complexity of performing this function at the fine-metal level. The indication of 28 as a ball does not imply that the invention is limited to solder bumps for making interconnects. The invention is equally applicable to wirebonding for making circuit interconnects.



FIG. 8 further shows a cross section wherein the previous linear construction of the metal interconnection running through the passivation layer and the insulation layer is now conical in form. The sub-micron metal layer 60 is covered with a passivation layer 62, a layer 64 of polyimide or polymer is deposited over the passivation layer 62. The wide metal level 66 is formed on the surface of layer 64. The via 70 is shown as having sloping sides, these sloping sides can be achieved by controlling the photolithography process that is used to created the via 70. The etching of the polyimide or polymer can for instance be done under an angle of about 75 degrees with the following curing being done under an angle of 45 degrees. Also, a photosensitive polyimide or polymer can be used, the cone shape of the via 70 can in that case be achieved by variation of exposure combined with time of exposure combined with angle of exposure. Where non-photosensitive polymer or polyimide is used, a wet etch can be applied that has a gradated faster and longer time etch as the top of the via 70 is being approached. The layer of wide-metal pad 68 is deposited on the surface of the polymer or polyimide layer 64, the wide-metal pad deposition 68 mates with the top surface of the via 70 and is centered on top of this surface.



FIGS. 9 through 11 show further detail to demonstrate the concepts of BGA chip ball fan-out, pad relocation and the creation of common ground, power and signal pads. The concept of pad relocation, fan-out, pad addition or pad reduction can be realized by forming the wide and thick metal interconnection scheme over the passivation layer described in this invention, to replace the function of BGA substrate 130.



FIG. 9 shows a cross section 100 of a BGA chip, five balls 101 through 105 are also shown. By using the BGA substrate 106 and the wiring 107 within the substrate 106, it is clear that ball 101 can be repositioned to location 111, ball 102 to location 112, etc. for the remaining solder bumps 103 through 105. It is clear that the separation of contact points 111 through 115 is considerably larger than the separation of the original solder bumps 101 through 105. The BGA substrate 106 is the subject of the invention, this substrate allows for spreading the distance between the contact points or balls of the BGA device to a considerable degree.



FIG. 10 shows the concept of pad relocation. BGA pad 120 connects to any of the contact balls 101 through 105. By using the BGA substrate 130 and the wiring 131 that is provided within the substrate, it is clear that the BGA pads can be arranged in a different and arbitrary sequence that is required for further circuit design or packaging. For instance contact point 101, which is on the far left side of the BGA device 100, is rerouted to location 122 which is on the second far right of the BGA substrate 130. The re-arrangements of the other BGA solder bumps can readily be learned from following the wiring 131 within the substrate 131 and by tracing from solder bump to one of the contact points 122 through 125 of the BGA substrate.



FIG. 11 shows the interconnecting of BGA device solder bumps into common power, ground or signal pads. The BGA chip 100 is again shown with five solder bumps 101 through 105. The BGA substrate 130 contains a wiring scheme that contains in this example three wiring units, one for each for the power, ground and signal bumps of the BGA device. It is clear from FIG. 11 that wire arrangement 132 connects BGA device solder bumps 101, 103 and 105 to interconnect point 138 of the BGA substrate 130. It can further be seen that BGA device solder bump 104 is connected to interconnect point 140 of the BGA substrate by means of the wire arrangement 136, while BGA device solder bump 102 is connected to interconnect point 142 of the BGA substrate by means of the wire arrangement 134. The number of pins required to interconnect the BGA device 100 is in this manner reduced from five to three. It is clear that for more BGA device solder bumps, as is the case for an actual BGA device, the numeric effect of the indicated wiring arrangement is considerably more beneficial.


The concept of fan-out, pad relocation can be realized by forming the wide and thick metal interconnection scheme over the passivation layer described in this invention, to replace the function of BGA substrate 130. From FIGS. 9, 10 and 11 it can be seen that the extended functionality and extended wiring ability that are provided by the interconnect wiring schemes that are typically created in the BGA substrate 130 can be substituted by forming the wide and thick metal interconnection scheme over the passivation layer, on device 100. Some of the methods and possibilities of interconnect line routing that can be implemented using the method of the invention are highlighted in the following paragraphs.


Fan-out capability can be provided by the invention, using the metal conductors within the openings through the insulating layer and through the passivation layer that connect electrical contact pads of the top metallization structure with contact points of the interconnecting metallization structure. Each of the electrical contact points of the interconnecting metallization structure is connected directly and sequentially with at least one electrical contact point of the top metallization structure. In a fan-out scheme, the distance between electrical contact points of the top metallization structure is larger than the distance between electrical contact points of the interconnecting metallization structure by a measurable amount.


Alternatively, in a pad-addition scheme, the number of electrical contact pads of the upper metallization structure can exceed the number of contact points of the interconnecting metallization structure by a considerable amount. This provides an addition effect.


Pad relocation may also be accomplished by the method of the invention. Electrical contact points of the top metallization structure are connected with the contact points of the interconnecting metallization structure, directly but not necessarily sequentially, thereby creating a pad relocation effect. In this method, the distance between electrical contact points of the top metallization structure is larger than the distance between the electrical contact points of the interconnecting metallization structure by a measurable amount. The positions of the electrical contact points of the top metallization structure over the passivation layer from a top view are different from that of the contact points of the interconnecting metallization structure exposed by the openings in the passivation layer.


A reduction effect may also be accomplished by the method of the invention, wherein common nodes are connected together. Electrical contact points on a top surface of the top metallization structure are connected with contact points of the interconnecting metallization structure exposed by the openings in the passivation layer, where fewer contact points are used in the top metallization structure, since functionally equivalent contact points in the interconnecting metallization structure are connected together. That is, the number of contact points for a particular electrical function among the electrical contact points of the top metallization structure is smaller than the number of electrical contact points of the interconnecting metallization structure exposed by the passivation layer by a measurable amount.


Some of the advantages of the present invention are:


1) improved speed of the IC interconnections due to the use of wider metal lines (which results in lower resistance) and thicker dielectrics between the interconnecting lines (which results in lower capacitance and reduced RC delay). The improved speed of the IC interconnections results in improved performance of High Performance IC's.


2) an inexpensive manufacturing process since there is no need for expensive equipment that is typically used in sub-micron IC fabrication; there is also no need for the extreme clean room facilities that are typically required for sub-micron manufacturing.


3) reduced packaging costs due to the elimination of the need for redundant I/O and multiple power and ground connection points that are needed in a typical IC packaging.


4) IC's of reduced size can be packaged and interconnected with other circuit or system components without limiting the performance of the IC's.


5) since dependence on ultra-fine wiring is reduced, the use of low resistance conductor wires is facilitated.


6) structures containing more complicated IC's can be created because the invention allows for increased I/O pin count.


7) more complicated IC's can be created without the need for a significant increase in re-distribution of package I/O connections.


8) power buses and clock distribution networks are easier to integrate within the design of IC's.


9) future system-on-chip designs will benefit from the present invention since it allows ready and cost effective interconnection between functional circuits that are positioned at relatively large distances from each other on the chip.


10) form the basis for a computer based routing tool that automatically routes interconnections that exceed a pre-determined length in accordance with the type of interconnection that needs to be established.


11) provide a means to standardize BGA packaging.


12) be applicable to both solder bumps and wirebonding for making further circuit interconnects.


13) provide a means for BGA device solder bump fan-out thereby facilitating the packing and design of BGA devices.


14) provide a means for BGA device pad relocation thereby providing increased flexibility for the packing and design of BGA devices.


15) provide a means for common BGA device power, ground and signal lines thereby reducing the number of pins required to interconnect the BGA device with the surrounding circuits.


16) provide a means for more relaxed design rules in designing circuit vias by the application of sloped vias.


17) provide the means for extending a fine-wire interconnect scheme to a wide-wire interconnect scheme without the need to apply a passivation layer over the surface of the fine-wire structure.


Although the preferred embodiment of the present invention has been illustrated, and that form has been described in detail, it will be readily understood by those skilled in the art that various modifications may be made therein without departing from the spirit of the invention or from the scope of the appended claims.

Claims
  • 1. An integrated circuit chip comprising: a silicon substrate;multiple devices in and on said silicon substrate, wherein said multiple devices comprise a transistor;a first dielectric layer over said silicon substrate;a first metallization structure over said first dielectric layer, wherein said first metallization structure comprises a first metal layer and a second metal layer over said first metal layer, wherein said first metallization structure comprises electroplated copper;a second dielectric layer between said first and second metal layers;a passivation layer over said first metallization structure and said first and second dielectric layers, wherein a first opening in said passivation layer is over a first contact point of a first metal interconnect of said first metallization structure, and said first contact point is at a bottom of said first opening, and wherein a second opening in said passivation layer is over a second contact point of a second metal interconnect of said first metallization structure, and said second contact point is at a bottom of said second opening, wherein said first metal interconnect has a portion spaced apart from said second metal interconnect, wherein said passivation layer comprises a nitride layer;a second metallization structure over said passivation layer and on said first and second contact points, wherein said second metallization structure comprises a third metal layer and a fourth metal layer over said third metal layer, wherein said first contact point is connected to said second contact point through said second metallization structure, wherein said second metallization structure comprises electroplated copper; anda first polymer layer between said third and fourth metal layers.
  • 2. The integrated circuit chip of claim 1, wherein said second metallization structure comprises a power interconnect connecting said first contact point to said second contact point.
  • 3. The integrated circuit chip of claim 1, wherein said second metallization structure comprises a ground interconnect connecting said first contact point to said second contact point.
  • 4. The integrated circuit chip of claim 1, wherein said first opening has a width between 0.5 and 3 micrometers.
  • 5. The integrated circuit chip of claim 1 further comprising a second polymer layer on said passivation layer, wherein a third opening in said second polymer layer is over said first contact point, and a fourth opening in said second polymer layer is over said second contact point, wherein said third metal layer is on said second polymer layer.
  • 6. The integrated circuit chip of claim 5, wherein said second polymer layer has a thickness between 2 and 30 micrometers.
  • 7. The integrated circuit chip of claim 5, wherein said second polymer layer comprises polyimide.
  • 8. The integrated circuit chip of claim 1, wherein said nitride layer has a thickness between 0.5 and 2 micrometers.
  • 9. The integrated circuit chip of claim 1, wherein said first polymer layer comprises polyimide.
  • 10. The integrated circuit chip of claim 1, wherein said second metallization structure comprises a signal interconnect connecting said first contact point to said second contact point.
  • 11. The integrated circuit chip of claim 1, wherein said passivation layer further comprises an oxide layer under said nitride layer.
  • 12. An integrated circuit chip comprising: a silicon substrate;multiple devices in and on said silicon substrate, wherein said multiple devices comprise a transistor;a first dielectric layer over said silicon substrate;a first metallization structure over said first dielectric layer, wherein said first metallization structure comprises a first metal layer and a second metal layer over said first metal layer, wherein said first metallization structure comprises electroplated copper;a second dielectric layer between said first and second metal layers;a separating layer over said first metallization structure and said first and second dielectric layers, wherein a first opening in said separating layer is over a first contact point of a first metal interconnect of said first metallization structure, and said first contact point is at a bottom of said first opening, and wherein a second opening in said separating layer is over a second contact point of a second metal interconnect of said first metallization structure, and said second contact point is at a bottom of said second opening, wherein said first metal interconnect has a portion spaced apart from said second metal interconnect, wherein said separating layer comprises a nitride layer having a thickness between 0.5 and 2 micrometers;a second metallization structure over said passivation layer and on said first and second contact points, wherein said second metallization structure comprises a third metal layer and a fourth metal layer over said third metal layer, wherein said first contact point is connected to said second contact point through said second metallization structure, and wherein said second metallization structure comprises electroplated copper; anda first polymer layer between said third and fourth metal layers.
  • 13. The integrated circuit chip of claim 12, wherein said first opening has a width between 0.5 and 3 micrometers.
  • 14. The integrated circuit chip of claim 12, wherein said second metallization structure comprises a power interconnect connecting said first contact point to said second contact point.
  • 15. The integrated circuit chip of claim 12, wherein said second metallization structure comprises a ground interconnect connecting said first contact point to said second contact point.
  • 16. The integrated circuit chip of claim 12 further comprising a second polymer layer on said separating layer, wherein a third opening in said second polymer layer is over said first contact point, and a fourth opening in said second polymer layer is over said second contact point, wherein said third metal layer is on said second polymer layer.
  • 17. The integrated circuit chip of claim 16, wherein said second polymer layer has a thickness between 2 and 30 micrometers.
  • 18. The integrated circuit chip of claim 16, wherein said second polymer layer comprises polyimide.
  • 19. The integrated circuit chip of claim 12, wherein said first polymer layer comprises polyimide.
  • 20. An integrated circuit chip comprising: a silicon substrate;multiple devices in and on said silicon substrate, wherein said multiple devices comprise a transistor;a first dielectric layer over said silicon substrate;a first metallization structure over said first dielectric layer, wherein said first metallization structure comprises a first metal layer and a second metal layer over said first metal layer, wherein said first metallization structure comprises a topmost sub-micron integrated circuit of said integrated circuit chip;a second dielectric layer between said first and second metal layers;a separating layer over said first metallization structure and said first and second dielectric layers, wherein a first opening in said separating layer is over a first contact point of a first metal interconnect of said first metallization structure, and said first contact point is at a bottom of said first opening, and wherein a second opening in said separating layer is over a second contact point of a second metal interconnect of said first metallization structure, and said second contact point is at a bottom of said second opening, wherein said first metal interconnect has a portion spaced apart from said second metal interconnect, wherein said first opening has a width between 0.5 and 3 micrometers;a second metallization structure over said separating layer and on said first and second contact points, wherein said second metallization structure comprises a third metal layer and a fourth metal layer over said third metal layer, wherein said first contact point is connected to said second contact point through said second metallization structure, wherein said second metallization structure comprises electroplated copper; anda polymer layer between said third and fourth metal layers.
  • 21. The integrated circuit chip of claim 20, wherein said separating layer comprises a nitride layer.
  • 22. The integrated circuit chip of claim 20, wherein said separating layer comprises a nitride layer having a thickness between 0.5 and 2 micrometers.
  • 23. The integrated circuit chip of claim 20, wherein said separating layer comprises an oxide layer.
  • 24. The integrated circuit chip of claim 20, wherein said separating layer comprises an oxide layer having a thickness between 0.15 and 2 micrometers.
  • 25. The integrated circuit chip of claim 1, wherein said second metal interconnect has a portion spaced apart from said portion of said first metal interconnect, wherein said portion of said first metal interconnect comprises said first contact point, and wherein said portion of said second metal interconnect comprises said second contact point.
  • 26. The integrated circuit chip of claim 12, wherein said second metal interconnect has a portion spaced apart from said portion of said first metal interconnect, wherein said portion of said first metal interconnect comprises said first contact point, and wherein said portion of said second metal interconnect comprises said second contact point.
  • 27. The integrated circuit chip of claim 20, wherein said second metal interconnect has a portion spaced apart from said portion of said first metal interconnect, wherein said portion of said first metal interconnect comprises said first contact point, and wherein said portion of said second metal interconnect comprises said second contact point.
Parent Case Info

This application is a continuation of application Ser. No. 11/230,102, filed on Sep. 19, 2005, now U.S. Pat. No. 7,368 376, which is a continuation of application Ser. No. 11/121,477, filed on May 4, 2005, now U.S. Pat. No. 7,294,870, which is a continuation of application Ser. No. 10/389,543, filed on Mar. 14, 2003, now U.S. Pat. No. 6,965,165, which is a division of application Ser. No. 09/972,639, filed on Oct. 9, 2001, now U.S. Pat. No. 6,657,310 which is a division of application Ser. No. 09/251,183, filed on Feb. 17, 1999, now U.S. Pat. No. 6,383,916, which is a continuation-in-part of application Ser. No. 09/216,791, filed on Dec. 21, 1998, now abandoned.

US Referenced Citations (604)
Number Name Date Kind
3124198 Solum et al. Mar 1964 A
3573570 Fuller et al. Apr 1971 A
3823349 Dhaka et al. Jul 1974 A
4021838 Warwick May 1977 A
4024041 Hanazono et al. May 1977 A
4028780 Vernon Jun 1977 A
4060828 Satonaka Nov 1977 A
4109275 Sarkary Aug 1978 A
4152195 Bahrle et al. May 1979 A
4188636 Sato et al. Feb 1980 A
4189909 Marum Feb 1980 A
4208780 Richman Jun 1980 A
4242336 Hasegawa et al. Dec 1980 A
4303423 Camplin et al. Dec 1981 A
4380115 Pomante Apr 1983 A
4423547 Farrar et al. Jan 1984 A
4576900 Chiang Mar 1986 A
4617193 Wu Oct 1986 A
4618878 Aoyama et al. Oct 1986 A
4685998 Quinn et al. Aug 1987 A
4703288 Frye et al. Oct 1987 A
4723197 Takiar et al. Feb 1988 A
4753896 Matloubian Jun 1988 A
4789647 Peters Dec 1988 A
4825276 Kobayashi Apr 1989 A
4830974 Chang et al. May 1989 A
4840923 Flagello et al. Jun 1989 A
4866507 Jacobs et al. Sep 1989 A
4871317 Jones Oct 1989 A
4881144 Yuito et al. Nov 1989 A
4927505 Sharma et al. May 1990 A
4962058 Cronin et al. Oct 1990 A
4963974 Ushio et al. Oct 1990 A
4975386 Rao Dec 1990 A
4978419 Nanda et al. Dec 1990 A
4980034 Volfson et al. Dec 1990 A
4984061 Matsumoto Jan 1991 A
4988514 Fukuyama et al. Jan 1991 A
5003062 Yen Mar 1991 A
5016461 Walker et al. May 1991 A
5027188 Owada et al. Jun 1991 A
5046161 Takada Sep 1991 A
5055907 Jacobs Oct 1991 A
5060045 Owada et al. Oct 1991 A
5060050 Tsuneoka et al. Oct 1991 A
5061985 Meguro et al. Oct 1991 A
5065222 Ishii Nov 1991 A
5083187 Lamson et al. Jan 1992 A
5091289 Cronin et al. Feb 1992 A
5095402 Hernandez et al. Mar 1992 A
5106461 Volfson et al. Apr 1992 A
5108950 Wakabayashi et al. Apr 1992 A
5109267 Koblinger et al. Apr 1992 A
5110762 Nakahara et al. May 1992 A
5111276 Hingarh et al. May 1992 A
5114780 Mercer et al. May 1992 A
5117272 Nomura et al. May 1992 A
5130457 Sanders et al. Jul 1992 A
5145571 Lane et al. Sep 1992 A
5157589 Cole et al. Oct 1992 A
5168078 Reisman et al. Dec 1992 A
5169680 Ting et al. Dec 1992 A
5194928 Cronin et al. Mar 1993 A
5198695 Hanes et al. Mar 1993 A
5212403 Nakanishi et al. May 1993 A
5220199 Owada et al. Jun 1993 A
5226232 Boyd Jul 1993 A
5227012 Brandli et al. Jul 1993 A
5227013 Kumar Jul 1993 A
5229221 Donado et al. Jul 1993 A
5231751 Sachdev Aug 1993 A
5244833 Gansauge et al. Sep 1993 A
5252515 Tsai Oct 1993 A
5262353 Sun et al. Nov 1993 A
5266446 Chang et al. Nov 1993 A
5291062 Higgins, III Mar 1994 A
5310699 Chikawa et al. May 1994 A
5311404 Trask et al. May 1994 A
5338696 Ilderem et al. Aug 1994 A
5341026 Harada et al. Aug 1994 A
5341049 Shimizu et al. Aug 1994 A
5346858 Thomas et al. Sep 1994 A
5357403 Haller et al. Oct 1994 A
5360524 Hendel et al. Nov 1994 A
5370766 Desaigoudar et al. Dec 1994 A
5371047 Greco et al. Dec 1994 A
5372967 Sundaram et al. Dec 1994 A
5381046 Cederbaum et al. Jan 1995 A
5384274 Kanehachi Jan 1995 A
5384488 Golshan et al. Jan 1995 A
5410173 Kikushima et al. Apr 1995 A
5416356 Staudinger et al. May 1995 A
5427982 Jun Jun 1995 A
5434751 Cole, Jr. et al. Jul 1995 A
5436412 Ahmad et al. Jul 1995 A
5442235 Parrillo et al. Aug 1995 A
5444012 Yoshizumi et al. Aug 1995 A
5446311 Ewen et al. Aug 1995 A
5455885 Cameron Oct 1995 A
5468984 Efland et al. Nov 1995 A
5468997 Imai et al. Nov 1995 A
5470259 Kaufman et al. Nov 1995 A
5470789 Misawa Nov 1995 A
5475236 Yoshizaki Dec 1995 A
5476726 Harada et al. Dec 1995 A
5478773 Dow et al. Dec 1995 A
5478781 Bertin et al. Dec 1995 A
5485038 Licari et al. Jan 1996 A
5489303 Sasaki et al. Feb 1996 A
5500558 Hayashide Mar 1996 A
5501006 Gehman, Jr. et al. Mar 1996 A
5502337 Nozaki Mar 1996 A
5510653 Fujiki et al. Apr 1996 A
5514006 Getselis et al. May 1996 A
5514892 Countryman et al. May 1996 A
5519582 Matsuzaki May 1996 A
5532512 Fillion et al. Jul 1996 A
5534465 Frye et al. Jul 1996 A
5539241 Abidi et al. Jul 1996 A
5545909 Williams et al. Aug 1996 A
5548099 Cole, Jr. et al. Aug 1996 A
5559055 Chang et al. Sep 1996 A
5563086 Bertin et al. Oct 1996 A
5563762 Leung et al. Oct 1996 A
5576680 Ling Nov 1996 A
5578849 Tadaki et al. Nov 1996 A
5578860 Costa et al. Nov 1996 A
5581098 Chang Dec 1996 A
5587338 Tseng Dec 1996 A
5598028 Losavio et al. Jan 1997 A
5608262 Degani et al. Mar 1997 A
5612254 Mu et al. Mar 1997 A
5612573 Lewis et al. Mar 1997 A
5625232 Numata et al. Apr 1997 A
5629240 Malladi et al. May 1997 A
5631478 Okumura May 1997 A
5635767 Wenzel et al. Jun 1997 A
5637907 Leedy Jun 1997 A
5646067 Gaul Jul 1997 A
5652182 Cleeves Jul 1997 A
5654216 Adrian Aug 1997 A
5654589 Huang Aug 1997 A
5656849 Burghartz et al. Aug 1997 A
5659201 Wollesen Aug 1997 A
5665639 Seppala et al. Sep 1997 A
5665989 Dangelo Sep 1997 A
5682062 Gaul Oct 1997 A
5686560 Lee Nov 1997 A
5686764 Fulcher Nov 1997 A
5691248 Cronin et al. Nov 1997 A
5700735 Shiue et al. Dec 1997 A
5701666 DeHaven et al. Dec 1997 A
5717251 Hayashi et al. Feb 1998 A
5719448 Ichikawa Feb 1998 A
5723822 Lien Mar 1998 A
5723908 Fuchida et al. Mar 1998 A
5726098 Tsuboi Mar 1998 A
5726499 Irinoda Mar 1998 A
5739560 Toyoda et al. Apr 1998 A
5742075 Burns et al. Apr 1998 A
5742100 Schroeder et al. Apr 1998 A
5759906 Lou Jun 1998 A
5760429 Yano et al. Jun 1998 A
5763936 Yamaha et al. Jun 1998 A
5763954 Hyakutake Jun 1998 A
5767010 Mis et al. Jun 1998 A
5767546 Williams et al. Jun 1998 A
5767564 Kunimatsu et al. Jun 1998 A
5773888 Hosomi et al. Jun 1998 A
5780882 Sugiura et al. Jul 1998 A
5783483 Gardner Jul 1998 A
5783868 Galloway Jul 1998 A
5789302 Mitwalsky et al. Aug 1998 A
5789303 Leung et al. Aug 1998 A
5789783 Choudhury et al. Aug 1998 A
5792594 Brown et al. Aug 1998 A
5798568 Abercrombie et al. Aug 1998 A
5807783 Gaul Sep 1998 A
5817541 Averkiou et al. Oct 1998 A
5818110 Cronin Oct 1998 A
5818111 Jeng et al. Oct 1998 A
5821168 Jain Oct 1998 A
5827776 Bandyopadhyay et al. Oct 1998 A
5827778 Yamada Oct 1998 A
5827780 Hsia et al. Oct 1998 A
5834844 Akagawa et al. Nov 1998 A
5834845 Stolmeijer Nov 1998 A
5834851 Ikeda et al. Nov 1998 A
5838023 Goel et al. Nov 1998 A
5838043 Yuan Nov 1998 A
5843839 Ng Dec 1998 A
5847464 Singh et al. Dec 1998 A
5847466 Ito et al. Dec 1998 A
5854513 Kim et al. Dec 1998 A
5858869 Chen et al. Jan 1999 A
5861328 Tehrani et al. Jan 1999 A
5861673 Yoo et al. Jan 1999 A
5861675 Sasaki et al. Jan 1999 A
5869901 Kusuyama Feb 1999 A
5874327 Rostoker et al. Feb 1999 A
5874770 Saia et al. Feb 1999 A
5874778 Bhattacharyya et al. Feb 1999 A
5874779 Matsuno Feb 1999 A
5880024 Nakajima et al. Mar 1999 A
5883422 Anand et al. Mar 1999 A
5883423 Patwa et al. Mar 1999 A
5883435 Geffken et al. Mar 1999 A
5884990 Burghartz et al. Mar 1999 A
5885862 Jao et al. Mar 1999 A
5886410 Chiang et al. Mar 1999 A
5886414 Galloway Mar 1999 A
5888884 Wojnarowski Mar 1999 A
5889302 Liu Mar 1999 A
5892273 Iwasaki et al. Apr 1999 A
5894170 Ishikawa Apr 1999 A
5900668 Wollesen May 1999 A
5910020 Yamada Jun 1999 A
5915169 Heo Jun 1999 A
5920790 Wetzel et al. Jul 1999 A
5924005 Waldo Jul 1999 A
5925933 Colgan et al. Jul 1999 A
5929508 Delgado et al. Jul 1999 A
5929525 Lin Jul 1999 A
5934636 Cyrell Aug 1999 A
5934844 Woolley Aug 1999 A
5939790 Gregoire et al. Aug 1999 A
5944537 Smith et al. Aug 1999 A
5945709 Williams et al. Aug 1999 A
5952726 Liang Sep 1999 A
5953626 Hause et al. Sep 1999 A
5955781 Joshi et al. Sep 1999 A
5959357 Korman Sep 1999 A
5959424 Elkmann et al. Sep 1999 A
5959997 Moura et al. Sep 1999 A
5960306 Hall et al. Sep 1999 A
5960308 Akagawa et al. Sep 1999 A
5963840 Xia et al. Oct 1999 A
5965903 Chittipeddi et al. Oct 1999 A
5969422 Ting et al. Oct 1999 A
5969424 Matsuki et al. Oct 1999 A
5970376 Chen Oct 1999 A
5973374 Longcor Oct 1999 A
5985762 Geffken et al. Nov 1999 A
5986343 Chittipeddi et al. Nov 1999 A
5986764 Nonaka Nov 1999 A
5989991 Lien Nov 1999 A
5994766 Shenoy et al. Nov 1999 A
6001538 Chen et al. Dec 1999 A
6001673 Marcinkiewicz Dec 1999 A
6002161 Yamazaki Dec 1999 A
6004831 Yamazaki et al. Dec 1999 A
6004841 Chang et al. Dec 1999 A
6008102 Alford et al. Dec 1999 A
6008542 Takamori Dec 1999 A
6011314 Leibovitz et al. Jan 2000 A
6015751 Liu Jan 2000 A
6016000 Moslehi Jan 2000 A
6018183 Hsu Jan 2000 A
6020640 Efland et al. Feb 2000 A
6022792 Ishii et al. Feb 2000 A
6023407 Farooq et al. Feb 2000 A
6025261 Farrar et al. Feb 2000 A
6025275 Efland et al. Feb 2000 A
6025639 Mitwalsky et al. Feb 2000 A
6030877 Lee et al. Feb 2000 A
6031257 Noto et al. Feb 2000 A
6031293 Hsuan et al. Feb 2000 A
6031445 Marty et al. Feb 2000 A
6033939 Agarwala et al. Mar 2000 A
6036809 Kelly et al. Mar 2000 A
6037664 Zhao et al. Mar 2000 A
6040226 Wojnarowski et al. Mar 2000 A
6040604 Lauvray et al. Mar 2000 A
6042996 Lin et al. Mar 2000 A
6043430 Chun Mar 2000 A
6046502 Matsuno et al. Apr 2000 A
6046503 Weigand et al. Apr 2000 A
6060385 Givens May 2000 A
6064758 Jin May 2000 A
6066877 Williams et al. May 2000 A
6071806 Wu et al. Jun 2000 A
6071809 Zhao Jun 2000 A
6075290 Schaefer et al. Jun 2000 A
6077726 Mistry et al. Jun 2000 A
6084284 Adamic, Jr. Jul 2000 A
6087250 Hyakutake Jul 2000 A
6100184 Zhao et al. Aug 2000 A
6100548 Nguyen et al. Aug 2000 A
6100590 Yegnashankaran et al. Aug 2000 A
6103552 Lin Aug 2000 A
6107674 Zommer Aug 2000 A
6111317 Okada et al. Aug 2000 A
6114233 Yeh Sep 2000 A
6124198 Moslehi Sep 2000 A
6124912 Moore Sep 2000 A
6130457 Yu et al. Oct 2000 A
6130481 Harada et al. Oct 2000 A
6133079 Zhu et al. Oct 2000 A
6133582 Osann, Jr. et al. Oct 2000 A
6133635 Bothra et al. Oct 2000 A
6136212 Mastrangelo et al. Oct 2000 A
6137155 Seshan et al. Oct 2000 A
6140197 Chu et al. Oct 2000 A
6140241 Shue et al. Oct 2000 A
6143646 Wetzel Nov 2000 A
6144100 Shen et al. Nov 2000 A
6146958 Zhao et al. Nov 2000 A
6146985 Wollesen Nov 2000 A
6147857 Worley et al. Nov 2000 A
6150725 Misawa et al. Nov 2000 A
6150726 Feilchenfeld et al. Nov 2000 A
6153511 Watatani Nov 2000 A
6153521 Cheung et al. Nov 2000 A
6160297 Shimizu et al. Dec 2000 A
6165899 Matumoto Dec 2000 A
6168974 Chang et al. Jan 2001 B1
6169019 Takagi Jan 2001 B1
6169319 Malinovich et al. Jan 2001 B1
6174393 Scheifele Jan 2001 B1
6174803 Harvey Jan 2001 B1
6175156 Mametani et al. Jan 2001 B1
6180426 Lin Jan 2001 B1
6180445 Tsai Jan 2001 B1
6184138 Ho et al. Feb 2001 B1
6184143 Ohashi et al. Feb 2001 B1
6184159 Lou et al. Feb 2001 B1
6184574 Bissey Feb 2001 B1
6187680 Costrini et al. Feb 2001 B1
6191468 Forbes et al. Feb 2001 B1
6197688 Simpson Mar 2001 B1
6200855 Lee Mar 2001 B1
6200888 Ito et al. Mar 2001 B1
6204074 Bertolet et al. Mar 2001 B1
6207486 Nishiyama Mar 2001 B1
6207543 Harvey et al. Mar 2001 B1
6207553 Buynoski et al. Mar 2001 B1
6214630 Hsuan et al. Apr 2001 B1
6218223 Ikeda et al. Apr 2001 B1
6218302 Braeckelmann et al. Apr 2001 B1
6218318 Ohkura et al. Apr 2001 B1
6221727 Chan et al. Apr 2001 B1
6222210 Cerny et al. Apr 2001 B1
6222212 Lee et al. Apr 2001 B1
6229221 Kloen et al. May 2001 B1
6232147 Matsuki et al. May 2001 B1
6232662 Saran May 2001 B1
6235628 Wang et al. May 2001 B1
6236101 Erdeljac et al. May 2001 B1
6240541 Yasuda et al. May 2001 B1
6242339 Aoi Jun 2001 B1
6242791 Jou Jun 2001 B1
6245594 Wu et al. Jun 2001 B1
6245662 Naik et al. Jun 2001 B1
6245663 Zhao et al. Jun 2001 B1
6255714 Kossives et al. Jul 2001 B1
6255737 Hashimoto Jul 2001 B1
6259593 Moriwaki et al. Jul 2001 B1
6261944 Mehta et al. Jul 2001 B1
6261947 McTeer Jul 2001 B1
6265301 Lee et al. Jul 2001 B1
6267290 Murdeshwar Jul 2001 B1
6268657 Watanabe et al. Jul 2001 B1
6272736 Lee Aug 2001 B1
6278174 Havemann et al. Aug 2001 B1
6287893 Elenius et al. Sep 2001 B1
6288442 Farrar Sep 2001 B1
6288447 Amishiro et al. Sep 2001 B1
6294451 Yoshizawa Sep 2001 B1
6300234 Flynn et al. Oct 2001 B1
6300235 Feldner et al. Oct 2001 B1
6303423 Lin Oct 2001 B1
6303977 Schroen et al. Oct 2001 B1
6306749 Lin Oct 2001 B1
6324048 Liu Nov 2001 B1
6326673 Liou Dec 2001 B1
6330234 Tomasi et al. Dec 2001 B1
6335104 Sambucetti et al. Jan 2002 B1
6336269 Eldridge et al. Jan 2002 B1
6346471 Okushima Feb 2002 B1
6348733 Lin Feb 2002 B1
6350705 Lin Feb 2002 B1
6352917 Gupta et al. Mar 2002 B1
6355969 Skala et al. Mar 2002 B1
6359328 Dubin Mar 2002 B1
6362087 Wang et al. Mar 2002 B1
6362527 Mehta Mar 2002 B1
6365975 DiStefano et al. Apr 2002 B1
6370768 Itabashi Apr 2002 B1
6376353 Zhou et al. Apr 2002 B1
6376374 Stevens Apr 2002 B1
6380626 Jiang Apr 2002 B1
6383916 Lin May 2002 B1
6392300 Koike May 2002 B1
6395454 Piscevic May 2002 B1
6399478 Matsubara et al. Jun 2002 B2
6399482 Lou Jun 2002 B1
6399997 Lin et al. Jun 2002 B1
6410435 Ryan Jun 2002 B1
6417572 Chidambarrao et al. Jul 2002 B1
6417575 Harada et al. Jul 2002 B2
6420773 Liou Jul 2002 B1
6426562 Farnworth Jul 2002 B2
6429120 Ahn et al. Aug 2002 B1
6429764 Karam et al. Aug 2002 B1
6436814 Horak et al. Aug 2002 B1
6440750 Feygenson et al. Aug 2002 B1
6440863 Tsai et al. Aug 2002 B1
6441487 Elenius et al. Aug 2002 B2
6441715 Johnson Aug 2002 B1
6452274 Hasegawa et al. Sep 2002 B1
6455880 Ono et al. Sep 2002 B1
6455885 Lin Sep 2002 B1
6459135 Basteres et al. Oct 2002 B1
6461895 Liang et al. Oct 2002 B1
6472253 Bothra Oct 2002 B1
6472308 Mehta Oct 2002 B1
6472745 Iizuka Oct 2002 B1
6475898 Napolitano Nov 2002 B2
6475904 Okoroanyanwu et al. Nov 2002 B2
6489647 Lin Dec 2002 B1
6495442 Lin et al. Dec 2002 B1
6504236 Bissey Jan 2003 B2
6518092 Kikuchi Feb 2003 B2
6531779 Oda Mar 2003 B1
6538326 Shimizu et al. Mar 2003 B2
6544880 Akram Apr 2003 B1
6545354 Aoki et al. Apr 2003 B1
6545355 Yanagida et al. Apr 2003 B2
6555459 Tokushige et al. Apr 2003 B1
6559409 Cadet May 2003 B1
6566737 Bohr May 2003 B2
6577007 Mehta Jun 2003 B1
6578754 Tung Jun 2003 B1
6583043 Shroff et al. Jun 2003 B2
6593222 Smoak Jul 2003 B2
6593649 Lin et al. Jul 2003 B1
6605524 Fan et al. Aug 2003 B1
6605549 Leu et al. Aug 2003 B2
6605873 Vigna et al. Aug 2003 B1
6607975 Agarwal Aug 2003 B1
6614091 Downey et al. Sep 2003 B1
6614099 Farrar Sep 2003 B2
6620728 Lin Sep 2003 B2
6639299 Aoki Oct 2003 B2
6646347 Mercado et al. Nov 2003 B2
6649509 Lin et al. Nov 2003 B1
6649533 Iacoponi Nov 2003 B1
6653563 Bohr Nov 2003 B2
6657310 Lin Dec 2003 B2
6660728 Scheunemann et al. Dec 2003 B2
6673704 Wada et al. Jan 2004 B2
6680544 Lu et al. Jan 2004 B2
6683380 Efland et al. Jan 2004 B2
6703286 Yu et al. Mar 2004 B1
6707124 Wachtler et al. Mar 2004 B2
6707159 Kumamoto et al. Mar 2004 B1
6709973 Sakamoto Mar 2004 B1
6710460 Morozumi Mar 2004 B2
6713381 Barr et al. Mar 2004 B2
6717159 Novak Apr 2004 B2
6720212 Robl et al. Apr 2004 B2
6720659 Akahori Apr 2004 B1
6756295 Lin et al. Jun 2004 B2
6756675 Tanaka Jun 2004 B1
6759597 Cutting et al. Jul 2004 B1
6762115 Lin et al. Jul 2004 B2
6774489 Russell et al. Aug 2004 B2
6780748 Yamaguchi et al. Aug 2004 B2
6798050 Homma et al. Sep 2004 B1
6798073 Lin et al. Sep 2004 B2
6800555 Test et al. Oct 2004 B2
6818540 Saran et al. Nov 2004 B2
6818546 Saito et al. Nov 2004 B2
6821896 Shih Nov 2004 B1
6838769 Chittipeddi et al. Jan 2005 B1
6844631 Yong et al. Jan 2005 B2
6861740 Hsu Mar 2005 B2
6864562 Toyosawa et al. Mar 2005 B1
6882045 Massingill et al. Apr 2005 B2
6900545 Sebesta et al. May 2005 B1
6906418 Hiatt et al. Jun 2005 B2
6943440 Kim et al. Sep 2005 B2
6952042 Stratton et al. Oct 2005 B2
6958547 Dubin et al. Oct 2005 B2
6963136 Shinozaki et al. Nov 2005 B2
6965165 Lin Nov 2005 B2
6979647 Bojkov et al. Dec 2005 B2
6979871 Ahn et al. Dec 2005 B2
6984891 Ahn et al. Jan 2006 B2
7057289 Farrar Jun 2006 B2
7061111 McTeer Jun 2006 B2
7091616 Suminoe et al. Aug 2006 B2
7170115 Tokunaga et al. Jan 2007 B2
7224063 Agarwala et al. May 2007 B2
7239028 Anzai Jul 2007 B2
7294870 Lin Nov 2007 B2
7294871 Lin Nov 2007 B2
7294879 Chen et al. Nov 2007 B2
7323717 Koyama et al. Jan 2008 B2
7329954 Lin Feb 2008 B2
7358610 Lin Apr 2008 B2
7368376 Lin May 2008 B2
7372085 Lin May 2008 B2
7372155 Lin May 2008 B2
7382058 Lin Jun 2008 B2
7384864 Lin Jun 2008 B2
7385291 Lin Jun 2008 B2
7385292 Lin Jun 2008 B2
7388292 Lin Jun 2008 B2
7396756 Lin Jul 2008 B2
7397135 Lin Jul 2008 B2
7422976 Lin Sep 2008 B2
7425764 Lin Sep 2008 B2
7442969 Lin Oct 2008 B2
7456100 Lin Nov 2008 B2
7465975 Lin Dec 2008 B2
7482693 Lin Jan 2009 B2
7863654 Lin Jan 2011 B2
7884479 Lin Feb 2011 B2
7999384 Lin Aug 2011 B2
8022545 Lin Sep 2011 B2
20010000928 Lee et al. May 2001 A1
20010008301 Terui Jul 2001 A1
20010016410 Cheng et al. Aug 2001 A1
20010017417 Kuroda Aug 2001 A1
20010019168 Willer et al. Sep 2001 A1
20010028098 Liou Oct 2001 A1
20010035452 Test et al. Nov 2001 A1
20010035586 Nakamura et al. Nov 2001 A1
20010051426 Pozder et al. Dec 2001 A1
20020000665 Barr et al. Jan 2002 A1
20020000671 Zuniga et al. Jan 2002 A1
20020008301 Liou et al. Jan 2002 A1
20020008967 Feustel et al. Jan 2002 A1
20020017230 Bergquist et al. Feb 2002 A1
20020017730 Tahara et al. Feb 2002 A1
20020024142 Sekiguchi Feb 2002 A1
20020043723 Shimizu et al. Apr 2002 A1
20020050626 Onuma et al. May 2002 A1
20020064922 Lin May 2002 A1
20020089062 Saran et al. Jul 2002 A1
20020119623 Park Aug 2002 A1
20020123228 Smoak et al. Sep 2002 A1
20020123872 Okada Sep 2002 A1
20020158334 Vu et al. Oct 2002 A1
20030037959 Master et al. Feb 2003 A1
20030076209 Tsai et al. Apr 2003 A1
20030102551 Kikuchi Jun 2003 A1
20030214041 Suzuki et al. Nov 2003 A1
20030218246 Abe et al. Nov 2003 A1
20040023450 Katagiri et al. Feb 2004 A1
20040137153 Thomas et al. Jul 2004 A1
20040158758 Zarkesh-Ha et al. Aug 2004 A1
20040188837 Kim et al. Sep 2004 A1
20040219783 Ahn et al. Nov 2004 A1
20050158982 Kanamura Jul 2005 A1
20050260849 Lin Nov 2005 A1
20050266612 Lin Dec 2005 A1
20060163734 Thei et al. Jul 2006 A1
20070262459 Lin Nov 2007 A1
20070262460 Lin Nov 2007 A1
20070267714 Lin Nov 2007 A1
20070273032 Lin Nov 2007 A1
20070273033 Lin Nov 2007 A1
20070273034 Lin Nov 2007 A1
20070273036 Lin Nov 2007 A1
20070273037 Lin Nov 2007 A1
20070273040 Lin Nov 2007 A1
20070273041 Lin Nov 2007 A1
20070278684 Lin Dec 2007 A1
20070278685 Lin Dec 2007 A1
20070278686 Lin Dec 2007 A1
20070278688 Lin Dec 2007 A1
20070278689 Lin Dec 2007 A1
20070278690 Lin Dec 2007 A1
20070278691 Lin Dec 2007 A1
20070281458 Lin Dec 2007 A1
20070281463 Lin Dec 2007 A1
20070281467 Lin Dec 2007 A1
20070281468 Lin Dec 2007 A1
20070284750 Lin Dec 2007 A1
20070284751 Lin Dec 2007 A1
20070284752 Lin Dec 2007 A1
20070284753 Lin Dec 2007 A1
20070288880 Lin Dec 2007 A1
20070290348 Lin Dec 2007 A1
20070290349 Lin Dec 2007 A1
20070290350 Lin Dec 2007 A1
20070290351 Lin Dec 2007 A1
20070290353 Lin Dec 2007 A1
20070290354 Lin Dec 2007 A1
20070290355 Lin Dec 2007 A1
20070290356 Lin Dec 2007 A1
20070290358 Lin Dec 2007 A1
20070290368 Lin Dec 2007 A1
20070293036 Lin Dec 2007 A1
20070293037 Lin Dec 2007 A1
20080048329 Lin Feb 2008 A1
20080050909 Lin Feb 2008 A1
20080083987 Lin Apr 2008 A1
20080083988 Lin Apr 2008 A1
20080128910 Lin Jun 2008 A1
20080142980 Lin Jun 2008 A1
20080146020 Lin Jun 2008 A1
Foreign Referenced Citations (14)
Number Date Country
1006572 Jun 2000 EP
1039544 Sep 2000 EP
1343822 Jan 1974 GB
1543845 Apr 1979 GB
01-135043 May 1989 JP
01-183836 Jul 1989 JP
01-184848 Jul 1989 JP
01-184849 Jul 1989 JP
01209746 Aug 1989 JP
04-316351 Nov 1992 JP
4363058 Dec 1992 JP
2000114371 Apr 2000 JP
2000216264 Aug 2000 JP
2002270686 Sep 2002 JP
Non-Patent Literature Citations (42)
Entry
Stanley Wolf, Silicon Processing for the VLSI Era vol. 2: Process Integration, Lattice Press, Sunset Beach, CA, USA copyright 1990, pp. 214-217, 282-285.
Stanley Wolf, Silicon Processing for the VLSI Era vol. 2: Process Integration, Lattice Press, Sunset Beach, CA, pp. 214-285,Copyright 1990.
Sematech Dictionary of Semiconductor Terms, available at www.sematech.org, last visited Apr. 1, 2010, 3 pages.
Mistry, K. et al. “A 45nm Logic Technology with High-k+ Metal Gate Transistors, Strained Silicon, 9 Cu Interconnect Layers, 193nm Dry Patterning, and 100% Pb-free Packaging,” IEEE International Electron Devices Meeting (2007) pp. 247-250.
Edelstein, D.C., “Advantages of Copper Interconnects,” Proceedings of the 12th International IEEE VLSI Multilevel Interconnection Conference (1995) pp. 301-307.
Theng, C. et al. “An Automated Tool Deployment for ESD (Electro-Static-Discharge) Correct-by-Construction Strategy in 90 nm Process,” IEEE International Conference on Semiconductor Electronics (2004) pp. 61-67.
Gao, X. et al. “An improved electrostatic discharge protection structure for reducing triggering voltage and parasitic capacitance,” Solid-State Electronics, 27 (2003), pp. 1105-1110.
Yeoh, A. et al. “Copper Die Bumps (First Level Interconnect) and Low-K Dielectrics in 65nm High Volume Manufacturing,” Electronic Components and Technology Conference (2006) pp. 1611-1615.
Hu, C-K. et al. “Copper-Polyimide Wiring Technology for VLSI Circuits,” Materials Research Society Symposium Proceedings VLSI V (1990) pp. 369-373.
Roesch, W. et al. “Cycling copper flip chip interconnects,” Microelectronics Reliability, 44 (2004) pp. 1047-1054.
Lee, Y-H. et al. “Effect of ESD Layout on the Assembly Yield and Reliability,” International Electron Devices Meeting (2006) pp. 1-4.
Yeoh, T-S. “ESD Effects on Power Supply Clamps,” Proceedings of the 6th International Sympoisum on Physical & Failure Analysis of Integrated Circuits (1997) pp. 121-124
Edelstein, D. et al. “Full Copper Wiring in a Sub-0.25 pm CMOS ULSI Technology,” Technical Digest IEEE International Electron Devices Meeting (1997) pp. 773-776
Venkatesan, S. et al. “A High Performance 1.8V, 0.20 pm CMOS Technology with Copper Metallization,” Technical Digest IEEE International Electron Devices Meeting (1997) pp. 769-772
Jenei, S. et al. “High Q Inductor Add-on Module in Thick Cu/SiLK™ single damascene,” Proceedings from the IEEE International Interconnect Technology Conference (2001) pp. 107-109
Groves, R. et al. “High Q Inductors in a SiGe BiCMOS Process Utilizing a Thick Metal Process Add-on Module,” Proceedings of the Bipolar/BiCMOS Circuits and Technology Meeting (1999) pp. 149-152
Sakran, N. et al. “The Implementation of the 65nm Dual-Core 64b Merom Processor,” IEEE International Solid-State Circuits Conference, Session 5, Microprocessors, 5.6 (2007) pp. 106-107, p. 590
Kumar, R. et al. “A Family of 45nm IA Processors,” IEEE International Solid-State Circuits Conference, Session 3, Microprocessor Technologies, 3.2 (2009) pp. 58-59.
Bohr, M. “The New Era of Scaling in an SoC World,” International Solid-State Circuits Conference (2009) Presentation Slides 1-66.
Bohr, M. “The New Era of Scaling in an SoC World,” International Solid-State Circuits Conference (2009) pp. 23-28.
Ingerly, D. et al. “Low-K Interconnect Stack with Thick Metal 9 Redistribution.Layer and Cu Die Bump for 45nm High Volume Manufacturing,” International Interconnect Technology Conference (2008) pp. 216-218.
Kurd, N. et al. “Next Generation Intel® Micro-architecture (Nehalem) Clocking Architecture,” Symposium on VLSI Circuits Digest of Technical Papers (2008) pp. 62-63.
Maloney, T. et al. “Novel Clamp Circuits for IC Power Supply Protection,” IEEE Transactions on Components, Packaging, and Manufacturing Technology, Part C, vol. 19, No. 3 (Jul. 1996) pp. 150-161.
Geffken, R. M. “An Overview of Polyimide Use in Integrated Circuits and Packaging,” Proceedings of the Third International Symposium on Ultra Large Scale Integration Science and Technology (1991) pp. 667-677.
Luther, B. et al. “Planar Copper-Polyimide Back End of the Line Interconnections for ULSI Devices,” Proceedings of the 10th International IEEE VLSI Multilevel Interconnection Conference (1993) pp. 15-21.
Master, R. et al. “Ceramic Mini-Ball Grid Array Package for High Speed Device,” Proceedings from the 45th Electronic Components and Technology Conference (1995) pp. 46-50.
Maloney, T. et al. “Stacked PMOS Clamps for High Voltage Power Supply Protection,” Electrical Overstress/Electrostatic Discharge Symposium Proceedings (1999) pp. 70-77.
Lin, M.S. et al. “A New System-on-a-Chip (SOC) Technology—High Q Post Passivation Inductors,” Proceedings from the 53rd Electronic Components and Technology Conference (May 30, 2003) pp. 1503-1509.
Megic Corp. “Megic way to system solutions through bumping and redistribution,” (Brochure) (Feb. 6, 2004) pp. 1-3
Lin, M.S. “Post Passivation Technology™—MEGIC® Way to System Solutions,” Presentation given at TSMC Technology Symposium, Japan (Oct. 1, 2003) pp. 1-32.
Lin, M.S. et al. “A New IC Interconnection Scheme and Design Architecture for High Performance ICs at Very Low Fabrication Cost—Post Passivation Interconnection,” Proceedings of the IEEE Custom Integrated Circuits Conference (Sep. 24, 2003) pp. 533-536.
Caterer, D. et al. “Processing Thick Multilevel Polymide Films for 3-D Stacked Memory,” IEEE Transactions on Advanced Packaging, vol. 22, Issue 2, pp. 189-199 (May 1999).
Cote, et al. “Boron Nitride Self Aligned Stud Dual Damascene Process,” IBM Technical Disclosure Bulletin, vol. 34, No. 9, pp. 6-8 (Feb. 1, 1992).
Luby, S. “Metallization Films and Systems for Semiconductor Devices and Circuits: Some Problems and Trends,” Vacuum, vol. 37, N 1-2, p. 190 (1985).
Song, W.S. et al. “Power Distribution Techniques for VLSI Circuits,” IEEE Journal of Solid-State Circuits, vol. 21, Issue 1, pp. 150-156 (Feb. 1986).
Yuan, H. et al. “Properties of Interconnection on Silicon, Sapphire and Semi-Insulating Gallium Arsenide Substrates,” IEEE Journal of Solid-State Circuits , vol. SC-17, No. 2, pp. 269-274 (Apr. 1982).
Zhao, B. et al., “A novel sub-half micron AI-Cu via plug interconnect using low dielectric constant material as inter-level dielectric,” Electron Device Letters, IEEE. vol. 18:2, pp. 57-59. Feb. 1997.
Dow Corning, “Leading the Way to Ultra-low k”, 2001, 4 pages.
Ezaki et al., A 160Gb/s Interface Design Configuration for Multichip LSI, IEEE, International Solid-State Circuits Conference 2004, Session 7, TD: Scaling Trends, 7.5. Jun. 2004, 8 pages.
Yuan et al. “Properties of Interconnection on Silicon, Sapphire and Semi-Insulating Gallium Arsenide Substrates”, IEEE Transactions on Electron Devices, vol. 29, N4, pp. 639-644 (Apr. 1982).
Sematech Dictionary of Semiconductor Terms, available at www.sematech.org, last visited Mar. 2, 2009, 2 pages.
Wolf, et al., “Silicon Processing for the VLSI Era,” Lattice Press, 1990, pp. 514-520, vol. 1.
Related Publications (1)
Number Date Country
20070262457 A1 Nov 2007 US
Divisions (2)
Number Date Country
Parent 09972639 Oct 2001 US
Child 10389543 US
Parent 09251183 Feb 1999 US
Child 09972639 US
Continuations (3)
Number Date Country
Parent 11230102 Sep 2005 US
Child 11829110 US
Parent 11121477 May 2005 US
Child 11230102 US
Parent 10389543 Mar 2003 US
Child 11121477 US
Continuation in Parts (1)
Number Date Country
Parent 09216791 Dec 1998 US
Child 09251183 US