The present disclosure relates to the field of electronic devices, and, more particularly, to integrated circuits and related methods.
In electronic devices with integrated circuits (ICs), the ICs are typically mounted onto circuit boards. In order to electrically couple connections between the circuit board and the IC, the IC is typically “packaged.” The IC packaging usually provides a small encasement for physically protecting the IC and provides contact pads for coupling to the circuit board. In some applications, the packaged IC may be coupled to the circuit board via wire bonds or solder bumps.
One approach to IC packaging comprises a quad-flat no-leads (QFN) package. The OFM may provide some advantages, such as reduced lead inductance, a near chip scale footprint, thin profile, and low weight. Also, the QFN package typically includes perimeter I/O pads to ease circuit board trace routing, and the exposed copper die-pad technology offers enhanced thermal and electrical performance. QFN packaging may be well suited for applications where size, weight, and thermal and electrical performance are important.
Referring to
An electronic device comprises a plurality of leads, and an IC comprising first and second pluralities of bond pads. The electronic device also includes an encapsulation material adjacent the plurality of leads and the IC so the plurality of leads extends to a bottom surface of the encapsulation material defining a first plurality of contact pads, a plurality of bond wires between the first plurality of bond pads and corresponding ones of the plurality of leads, and a plurality of conductors extending from corresponding ones of the second plurality of bond pads to the bottom surface of the encapsulation material defining a second plurality of contact pads. Advantageously, the electronic device may provide a QFN package with a mixed interconnect technique.
In particular, the first plurality of contact pads may be arranged around a periphery of the bottom surface of the encapsulation material. The second plurality of contact pads may be arranged on a medial portion of the bottom surface of the encapsulation material. The first plurality of bond pads may be arranged around a periphery of a top surface of the IC, and the second plurality of bond pads may be arranged on a medial portion of the top surface of the IC.
Also, the electronic device may further comprise a heat sink exposed on a top surface of the encapsulation material. The IC may be coupled to the heat sink. The first and second pluralities of bond pads may be on the top surface of the IC, and the IC may have a bottom surface coupled to the heat sink.
In some embodiments, each of the plurality of conductors may comprise an elongate conductor. In other embodiments, the plurality of conductors may comprise an interposer. The interposer may comprise a semiconductor substrate and a plurality of conductive vias extending therethrough. The plurality of conductors may further comprise a plurality of solder bodies between the second plurality of bond pads and the interposer. Each of the plurality of leads may have a sidewall exposed on a corresponding side of the encapsulation material.
Another aspect is directed to a method for making an electronic device. The method may comprise coupling a plurality of wire bonds between a first plurality of bond pads of an IC and corresponding ones of a plurality of leads, coupling a plurality of conductors to extend outwardly from a second plurality of bond pads of the IC, and forming an encapsulation material adjacent the plurality of leads and the IC so the plurality of leads extends to a bottom surface of the encapsulation material defining a first plurality of contact pads, and so that the plurality of conductors extends to the bottom surface defining a second plurality of contact pads.
The present embodiments will now be described more fully hereinafter with reference to the accompanying drawings, in which preferred embodiments of the present disclosure are shown. This present embodiments may, however, be embodied in many different forms and should not be construed as limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the present disclosure to those skilled in the art. Like numbers refer to like elements throughout, and prime and double prime notation are used to indicate similar elements in alternative embodiments.
Referring to
The electronic device 10 also includes an encapsulation material 15 adjacent the plurality of leads 13a-13t and the IC 12. In particular, the encapsulation material 15 fills in the area between the leads 13a-13t, thereby surrounding the IC 12. As perhaps best seen in
The electronic device 10 includes a plurality of bond wires 17a-17k (e.g. copper, aluminum) between the first plurality of bond pads 21a-21k and corresponding ones of the plurality of leads 13a-13t, and a plurality of conductors 14a-14e extending from corresponding ones of the second plurality of bond pads 18a-18e to the bottom surface of the encapsulation material 15 defining a second plurality of contact pads 86a-86e (
Also, the electronic device 10 illustratively includes a heat sink 11 exposed on a top surface of the encapsulation material 15. In the illustrated embodiment, the electronic device 10 includes a layer of thermally conductive adhesive material 16 between the heat sink 11 and the IC 12 for coupling the two together. As noted above, the first 21a-21k and second 18a-18e pluralities of bond pads may be on the top surface of the IC 12 while the bottom surface of the IC is coupled to the heat sink 11.
Referring now additionally to
Referring now additionally to
Another aspect is directed to a method for making an electronic device 10. The method may comprise coupling a plurality of wire bonds 17a-17k between a first plurality of bond pads 21a-21k of an IC 12 and corresponding ones of a plurality of leads 13a-13t, coupling a plurality of conductors 14a-14e to extend outwardly from a second plurality of bond pads 18a-18e of the IC, and forming an encapsulation material 15 adjacent the plurality of leads and the IC so the plurality of leads extends to a bottom surface of the encapsulation material defining a first plurality of contact pads 85a, 85k, and so that the plurality of conductors extends to the bottom surface defining a second plurality of contact pads 86a-86e.
Advantageously, the electronic device 10 may provide a QFN packaged device with a mixed interconnect technique, i.e. providing both wire bonds 17a-17k and electrically conductive vias 14a-14e for coupling to the IC 12. The electronic device 10 also provides multiple rows of contacts, which increase the die to package ratio. Moreover, the electronic device 10 is readily stackable and provides improved thermal performance over existing approaches.
Referring now additionally to
The method illustratively includes coupling a conductive frame 27a-27b (e.g. copper, aluminum) onto the respective stacks. In particular, the conductive frames 27a-27b each comprises a head portion, and a plurality of legs extending therefrom. The legs of the conductive frame 27a-27b are aligned with the second plurality of bond pads 18aa-18ea, 18ab-18eb for the first and second ICs 12a-12b. The method may include applying electrically conductive paste between the legs of the conductive frame 27a-27b and the second plurality of bond pads 18aa-18ea, 18ab-18eb. Helpfully, the head portion provides a readily graspable portion for aiding assembly, for example, using a pick-and-place machine.
The method illustratively includes forming the encapsulation material 15 to surround the stacks and the leads 113a-113c. The method illustratively includes grinding down a surface of the encapsulation material 15, which forms the lower surface of the electronic devices 10a-10b, so that the legs of the conductive frame 27a-27b remain (i.e. severing portions of the conductive frame 27a-27b to define the plurality of conductors 14aa-14ea, 14ab-14eb). The legs of the conductive frame 27a-27b define the plurality of conductors 14aa-14ea, 14ab-14eb in the electronic devices 10a-10b. The method illustratively includes a singulation step where, for example, a blade cuts the piece along a midpoint of the leads 113a-113c.
Referring now additionally to
The method illustratively includes positioning the stacks of the ICs 12a″-12b″, the heat sinks 11a″-11b″, and the adhesive material 16a″-16b″ therebetween. The plurality of leads 113a″-113c″ is positioned to surround the stacks. The method includes forming the pluralities of the wire bonds 17aa″-17ka″, 17ab″-17kb″ between the ICs 12a″-12b″ and the plurality of leads 113a″-113c″. The method illustratively includes forming a plurality of solder bodies 25aa″-25ea″, 25ab″-25eb″ on the second plurality of bond pads 18aa″-18ea″, 18ab″-18eb″ of the ICs 12a″-12b″. The method also includes positioning the interposers 22a″-22b″ on the plurality of solder bodies 25aa″-25ea″, 25ab″-25eb″.
The method illustratively includes forming the encapsulation material 15″ to surround the stacks, the leads 113a″-113c″, and the interposers 22a″-22b″. The method illustratively includes a singulation step where a blade cuts the piece along the midpoint of the leads 113a″-113c″.
Many modifications and other embodiments of the present disclosure will come to the mind of one skilled in the art having the benefit of the teachings presented in the foregoing descriptions and the associated drawings. Therefore, it is understood that the present embodiments are not to be limited to the specific embodiments disclosed, and that modifications and embodiments are intended to be included within the scope of the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
2013 1 0629973 | Nov 2013 | CN | national |
2013 2 0783051 U | Nov 2013 | CN | national |
Number | Name | Date | Kind |
---|---|---|---|
6054759 | Nakamura | Apr 2000 | A |
7548430 | Huemoeller et al. | Jun 2009 | B1 |
7898067 | Jereza | Mar 2011 | B2 |
7960827 | Miller et al. | Jun 2011 | B1 |
8008132 | Upadhyayula et al. | Aug 2011 | B2 |
8193555 | Lin et al. | Jun 2012 | B2 |
8304277 | Pagaila | Nov 2012 | B2 |
8304871 | Yu et al. | Nov 2012 | B2 |
8362601 | Camacho et al. | Jan 2013 | B2 |
8441113 | Lee | May 2013 | B2 |
8456856 | Lin et al. | Jun 2013 | B2 |
8470644 | Yu et al. | Jun 2013 | B2 |
20060065972 | Khan et al. | Mar 2006 | A1 |
20070130759 | Harnden et al. | Jun 2007 | A1 |
20090072365 | Tay et al. | Mar 2009 | A1 |
20090166825 | Camacho et al. | Jul 2009 | A1 |
20090166828 | Upadhyayula et al. | Jul 2009 | A1 |
20090261461 | Sapp et al. | Oct 2009 | A1 |
20100109134 | Jereza | May 2010 | A1 |
20100127360 | Pagaila et al. | May 2010 | A1 |
20100140764 | Camacho et al. | Jun 2010 | A1 |
20100200898 | Lin et al. | Aug 2010 | A1 |
20100246152 | Lin et al. | Sep 2010 | A1 |
20110309485 | Upadhyayula et al. | Dec 2011 | A1 |
20120061822 | Pagaila | Mar 2012 | A1 |
20120181676 | Tsui et al. | Jul 2012 | A1 |
20120181677 | Tsui et al. | Jul 2012 | A1 |
20120228681 | Lin et al. | Sep 2012 | A1 |
20120256306 | Yu et al. | Oct 2012 | A1 |
20130009297 | Tsui et al. | Jan 2013 | A1 |
20130015577 | Pagaila | Jan 2013 | A1 |
20130017652 | Tsui et al. | Jan 2013 | A1 |
20130034937 | Yu et al. | Feb 2013 | A1 |
20130242500 | Lin et al. | Sep 2013 | A1 |
Entry |
---|
ACTEL, “Assembly and PCB Layout Guidelines for QFN Packages,” May 2008, pp. 1-15 See Priority U.S. Appl. No. 14/547,459, filed Nov. 19, 2014. |
Number | Date | Country | |
---|---|---|---|
20160111354 A1 | Apr 2016 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14547459 | Nov 2014 | US |
Child | 14984082 | US |